

# **Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor LV and ULV**

**Specification Update** 

February 2009

Revision 015

Document Number: 311392-015



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to Dual-Core Intel® Xeon® processor LV and ULV and Intel® Celeron® Processor 1.66 GHz specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Dual-Core Intel® Xeon® processor LV and ULV and Intel® Celeron® Processor 1.66 GHz may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Intel® Virtualization Technology requires a computer system with a processor, chipset, BIOS, virtual machine monitor (VMM) and applications enabled for VT. Functionality, performance or other VT benefit will vary depending on hardware and software configurations. VT-enabled BIOS and VMM applications are currently in development.

Intel, Intel Core, Celeron, Pentium, Intel Xeon, Intel SpeedStep and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2005-2009, Intel Corporation. All rights reserved



# **Contents**

| Preface                      | 7  |
|------------------------------|----|
| Summary Tables of Changes    | 9  |
| Identification Information   | 16 |
| Errata                       | 18 |
| Specification Changes        | 44 |
| Specification Clarifications | 45 |
| Documentation Changes        | 46 |



# **Revision History**

| Revision | Description                                                                                                          | Date       |
|----------|----------------------------------------------------------------------------------------------------------------------|------------|
| -001     | Initial Release                                                                                                      | March 2006 |
| -002     | AF3 – change status to 'Plan Fix'                                                                                    | May 2006   |
|          | AF4 – Problem, implication, workaround changed.                                                                      |            |
|          | AF9 – Problem statement change, status updated -     `No Fix'                                                        |            |
|          | AF14 – SDM reference line deleted in problem statement                                                               |            |
|          | AF28 – Title, problem, implication sections changed<br>(substituted 'retired' with 'executed' and even id to<br>CFH) |            |
|          | Added new Errata AF47                                                                                                |            |
|          | Added new Errata AF48                                                                                                |            |
|          | Added new Errata AF49                                                                                                |            |
|          | Added new Errata AF50                                                                                                |            |
|          | Added new Errata AF51                                                                                                |            |
|          | Added new Errata AF52                                                                                                |            |
|          | Added new Errata AF53                                                                                                |            |
| -003     | AF26 – Status changed to – 'No Fix'                                                                                  | June 2006  |
|          | Added new Errata AF54                                                                                                |            |
|          | Added new Errata AF55                                                                                                |            |
|          | Added new Errata AF56                                                                                                |            |
|          | Added new Errata AF57                                                                                                |            |
| -004     | Updated processor code table                                                                                         | July 2006  |
|          | AF6 – Updated.                                                                                                       |            |
|          | AF15 – Workaround updated.                                                                                           |            |
|          | AF18 – Updated.                                                                                                      |            |
|          | AF36 – Updated.                                                                                                      |            |
|          | AF52 – Updated.                                                                                                      |            |
|          | Added new Errata AF58                                                                                                |            |
|          | Added new Errata AF59                                                                                                |            |
|          | Added new Errata AF60                                                                                                |            |
|          | Added new Errata AF61                                                                                                |            |



| -005 | Added list of additional processors.                    | August 2006       |
|------|---------------------------------------------------------|-------------------|
| 003  | Added status column for D0-step processors              | August 2000       |
|      | Added new D0 stepping S-Spec numbers                    |                   |
|      |                                                         |                   |
|      | • AF4 – All sections updated.                           |                   |
|      | • AF14 – Updated.                                       |                   |
|      | • AF32 – changed status to 'No Fix'                     |                   |
|      | • AF51 – Updated.                                       |                   |
|      | Added new Errata AF62, AF63, AF64                       |                   |
| -006 | Updated with ULV product information                    | September<br>2006 |
|      | Added ULV product SSpec #.                              | 2000              |
|      | Added new Errata AF65, AF66, AF67, AF68                 |                   |
| -007 | Updated Summary Table of Changes (Product prefix table) | October 2006      |
|      | Updated names of Software Manuals                       |                   |
|      | AF1 – Updated.                                          |                   |
|      | Added new Errata AF69                                   |                   |
| -008 | Updated Summary Table of Changes (Product prefix table) | November<br>2006  |
|      | AF39 – Updated                                          |                   |
|      | AF54 – Updated                                          |                   |
|      | Added new Errata AF70, AF71, AF72                       |                   |
| -009 | Updated Summary Table of Changes (Product prefix table) | December<br>2006  |
|      | Added info on Intel® Celeron® Processor 1.66 GHz        |                   |
|      | AF62 – Removed                                          |                   |
|      | AF32 – Updated                                          |                   |
|      | AF71 – Updated                                          |                   |
|      | Added new Errata AF73, AF74, AF75, AF76, AF77           |                   |
| -010 | Updated Summary Table of Changes (Product prefix table) | January 2007      |
|      | Added new Errata AF78                                   |                   |
| -011 | Added new Errata AF79                                   | March 2007        |
| -012 | Updated Summary Table of Changes (Product prefix table) | October 2007      |
|      | AF16- Updated                                           |                   |
|      | AF49 – Updated                                          |                   |
|      | Added new Errata AF80                                   |                   |
| -013 | Updated Summary Table of Changes (Product prefix table) | January 2008      |
|      | Added Specification clarification 1                     |                   |



|      | AF33 – updated                                          |               |
|------|---------------------------------------------------------|---------------|
|      | ·                                                       |               |
|      | AF58 – Updated                                          |               |
| -014 | Updated Summary Table of Changes (Product prefix table) | July 2008     |
|      | Added AF81                                              |               |
| -015 | Updated Summary Table of Changes (Product prefix table) | February 2009 |
|      | AF63 - Updated                                          |               |

§



### **Preface**

This document is an update to the specifications contained in the following processors:

- Dual-Core Intel® Xeon® Processor LV
- Dual-Core Intel® Xeon® Processor ULV
- Intel® Celeron® Processor 1.66 GHz

This document is an update to the specifications contained in the documents listed in the following Affected Documents/Related Documents table. It is a compilation of device and document errata and specification clarifications and changes, and is intended for hardware system manufacturers and for software developers of applications, operating systems, and tools.

Information types defined in the Nomenclature section of this document are consolidated into this update document and are no longer published in other documents. This document may also contain information that has not been previously published.

#### **Affected Documents**

| Document Title                                        | Document<br>Number/Location |
|-------------------------------------------------------|-----------------------------|
| Dual-Core Intel® Xeon® Processor LV and ULV Datasheet | <u>311391</u>               |
| Intel® Celeron® Processor 1.66 GHz                    | <u>315876</u>               |

### **Related Documents**

| Document Title                                                                                                          | Document<br>Number/Location |
|-------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Embedded Voltage Regulator-Down (EmVRD) 11.0 Design Guidelines for<br>Embedded Implementations Supporting PGA478        | <u>311395</u>               |
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1: Basic Architecture                 | <u>253665</u>               |
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 2A:<br>Instruction Set Reference, A-M | <u>253666</u>               |
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 2B:<br>Instruction Set Reference, N-Z | <u>253667</u>               |
| Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A:<br>System Programming Guide                   | <u>253668</u>               |
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 3B:<br>System Programming Guide       | <u>253669</u>               |



| Intel <sup>®</sup> 64 and IA-32 Intel <sup>®</sup> Architecture Optimization Reference Manual | <u>248966</u> |
|-----------------------------------------------------------------------------------------------|---------------|
|-----------------------------------------------------------------------------------------------|---------------|

#### **Nomenclature**

**Errata** are design defects or errors. Errata may cause the Dual-Core Intel® Xeon® processor LV's behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices.

**Specification Changes** are modifications to the current published specifications. These changes will be incorporated in the next release of the specifications.

**Specification Clarifications** describe a specification in greater detail or further highlight a specification's impact to a complex design situation. These clarifications will be incorporated in the next release of the specifications.

**Documentation Changes** include typos, errors, or omissions from the current published specifications. These changes will be incorporated in the next release of the specifications.

**Note:** Errata remain in the specification update throughout the product's lifecycle, or until a particular stepping is no longer commercially available. Under these circumstances, errata removed from the specification update are archived and available upon request. Specification changes, specification clarifications and documentation changes are removed from the specification update when the appropriate changes are made to the appropriate product specification or user documentation (datasheets, manuals, etc.).

δ



The following table indicates the Specification Changes, Errata, Specification Clarifications or Documentation Changes, which apply to the listed MCH steppings. Intel intends to fix some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or Specification Changes as noted. This table uses the following notations:

### **Codes Used in Summary Table**

### **Stepping**

X: Erratum, Specification Change or Clarification that applies

to this stepping.

(No mark) or (Blank Box): This erratum is fixed in listed stepping or specification

change does not apply to listed stepping.

#### **Status**

Doc: Document change or update that will be implemented.

PlanFix: This erratum may be fixed in a future stepping of the

product.

Fixed: This erratum has been previously fixed.

NoFix: There are no plans to fix this erratum.

#### Row

Shaded: This item is either new or modified from the previous version of the document.



**Note:** Each Specification Update item is prefixed with a capital letter to distinguish the product. The key below details the letters that are used in Intel's microprocessor Specification Updates:

- A = Dual-Core Intel® Xeon® processor 7000 sequence
- C = Intel<sup>®</sup> Celeron<sup>®</sup> processor
- D = Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> processor 2.80 GHz
- E = Intel<sup>®</sup> Pentium<sup>®</sup> III processor
- F = Intel<sup>®</sup> Pentium<sup>®</sup> processor Extreme Edition and Intel<sup>®</sup> Pentium<sup>®</sup> processor
- I = Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> processor 5000 series
- J = 64-bit Intel<sup>®</sup> Xeon<sup>®</sup> processor MP with 1MB L2 cache
- K = Mobile Intel<sup>®</sup> Pentium<sup>®</sup> III processor
- L = Intel<sup>®</sup> Celeron<sup>®</sup> D processor
- M = Mobile Intel<sup>®</sup> Celeron<sup>®</sup> processor
- N = Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor
- O = Intel<sup>®</sup> Xeon<sup>®</sup> processor MP
- P = Intel ® Xeon® processor
  - Mobile Intel® Pentium® 4 processor supporting Hyper-Threading technology on 90-nm
- Q = process technology
- R = Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor on 90 nm process
- S = 64-bit Intel<sup>®</sup> Xeon<sup>®</sup> processor with 800 MHz system bus (1 MB and 2 MB L2 cache versions)
- T = Mobile Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor-M
- U = 64-bit Intel<sup>®</sup> Xeon<sup>®</sup> processor MP with up to 8MB L3 cache
- V = Mobile Intel<sup>®</sup> Celeron<sup>®</sup> processor on .13 micron process in Micro-FCPGA package
- W= Intel<sup>®</sup> Celeron<sup>®</sup> M processor
  - Intel® Pentium® M processor on 90nm process with 2-MB L2 cache and Intel® processor
- X = A100 and A110 with 512-KB L2 cache
- Y = Intel<sup>®</sup> Pentium<sup>®</sup> M processor
- Z = Mobile Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor with 533 MHz system bus
  - Intel® Pentium® D processor 900 sequence and Intel® Pentium® processor Extreme Edition
- AA = 955, 965
- AB = Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor 6x1 sequence
- AC = Intel<sup>®</sup> Celeron<sup>®</sup> processor in 478 pin package
- AD = Intel<sup>®</sup> Celeron<sup>®</sup> D processor on 65nm process
- AE = Intel<sup>®</sup> Core<sup>™</sup> Duo processor and Intel<sup>®</sup> Core<sup>™</sup> Solo processor on 65nm process
- AF = Dual-Core Intel® Xeon® processor LV
- AG = Dual-Core Intel<sup>®</sup> Xeon® processor 5100 series
- AH = Intel<sup>®</sup> Core<sup>™</sup>2 Duo/Solo processor for Intel<sup>®</sup> Celeron<sup>®</sup> Duo processor technology
  - Intel<sup>®</sup> Core<sup>™</sup>2 Extreme processor X6800 and Intel<sup>®</sup> Core<sup>™</sup>2 Duo desktop processor E6000
- AI = and E4000 sequence
- AJ = Quad-Core Intel<sup>®</sup> Xeon<sup>®</sup> processor 5300 series
  - Intel® Core™2 Extreme quad-core processor OX6000 sequence and Intel® Core™2 Quad
- AK = processor Q6000 sequence
- AL = Dual-Core Intel Intel<sup>®</sup> Xeon<sup>®</sup> processor 7100 series
- AM = Intel<sup>®</sup> Celeron<sup>®</sup> processor 400 sequence
- AN = Intel<sup>®</sup> Pentium<sup>®</sup> dual-core processor

AAJ=

AAL=



| AO =<br>AP =<br>AQ =<br>AR =<br>AS = | Quad-Core Intel® Xeon® processor 3200 series Dual-Core Intel® Xeon® processor 3000 series Intel® Pentium® dual-core desktop processor E2000 sequence Intel® Celeron® processor 500 series Intel® Xeon® processor 7200, 7300 series |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AV =                                 | Intel <sup>®</sup> Core <sup>™</sup> 2 Extreme processor QX9650 and Intel <sup>®</sup> Core <sup>™</sup> 2 Quad processor Q9000 series                                                                                             |
| AW =                                 | Intel <sup>®</sup> Core™ 2 Duo processor E8000 series                                                                                                                                                                              |
| AX =                                 | Quad-Core Intel <sup>®</sup> Xeon <sup>®</sup> processor 5400 series                                                                                                                                                               |
| AY =                                 | Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> processor 5200 series                                                                                                                                                               |
| AZ =                                 | Intel <sup>®</sup> Core <sup>™</sup> 2 Duo Processor and Intel <sup>®</sup> Core <sup>™</sup> 2 Extreme Processor on 45-nm Process                                                                                                 |
| AAA=                                 | Quad-Core Intel <sup>®</sup> Xeon <sup>®</sup> processor 3300 series                                                                                                                                                               |
| AAB=                                 | Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> E3110 Processor                                                                                                                                                                     |
| AAC=                                 | Intel <sup>®</sup> Celeron <sup>®</sup> dual-core processor E1000 series                                                                                                                                                           |
| AAD=                                 | Intel <sup>®</sup> Core <sup>™</sup> 2 Extreme Processor QX9775 <sup>Δ</sup>                                                                                                                                                       |
| AAE=                                 | Intel <sup>®</sup> Atom <sup>™</sup> processor Z5xx series                                                                                                                                                                         |
| AAF=                                 | Intel® Atom™ processor 200 series                                                                                                                                                                                                  |
| AAG=                                 | Intel® Atom™ processor N series                                                                                                                                                                                                    |
| AAH=                                 | Intel® Atom™ Processor 300 series                                                                                                                                                                                                  |
| AAI=                                 | Intel® Xeon® Processor 7400 Series                                                                                                                                                                                                 |
|                                      |                                                                                                                                                                                                                                    |

Specification Update 11

Intel® Core™ i7 and Intel® Core™ i7 Extreme Edition

Intel<sup>®</sup> Pentium Dual-Core Processor E5000<sup>∆</sup> Series



| Number | er Stepping |    | lumber Stepping |                                                                                                                                                                                          | Plans | ERRATA |
|--------|-------------|----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
|        | CO          | D0 |                 |                                                                                                                                                                                          |       |        |
| AF1    | х           | Х  | No Fix          | FST Instruction with Numeric and Null Segment Exceptions May take<br>Numeric Exception with Incorrect FPU Operand Pointer                                                                |       |        |
| AF2    | Х           | Х  | No Fix          | Code Segment Limit Violation May Occur on 4 Gbyte Limit Check                                                                                                                            |       |        |
| AF3    |             |    |                 | Errata – Removed.                                                                                                                                                                        |       |        |
| AF4    | х           | Х  | No Fix          | REP MOVS/STOS Executing with Fast Strings Enabled and Crossing<br>Page Boundaries with Inconsistent Memory Types may use an<br>Incorrect Data Size or Lead to Memory-Ordering Violations |       |        |
| AF5    | Х           | Х  | No Fix          | Memory Aliasing with Inconsistent A and D Bits May Cause Processor Deadlock                                                                                                              |       |        |
| AF6    | Х           | Х  | No Fix          | VM Bit is Cleared on Second Fault Handled by Task Switch from Virtual-8086 (VM86)                                                                                                        |       |        |
| AF7    | Х           | X  | No Fix          | Page with PAT (Page Attribute Table) Set to USWC (Uncacheable Speculative Write Combine) While Associated MTRR (Memory Type Range Register) Is UC (Uncacheable) May Consolidate to UC    |       |        |
| AF8    | Х           | Х  | No Fix          | FPU Operand Pointer May Not be Cleared Following FINIT/FNINIT                                                                                                                            |       |        |
| AF9    | Х           | Х  | No Fix          | LTR Instruction May Result in Unexpected Behavior                                                                                                                                        |       |        |
| AF10   | х           | Х  | No Fix          | Invalid Entries in Page-Directory-Pointer-Table Register (PDPTR) May Cause General Protection (#GP) Exception if the Reserved Bits are Set to One                                        |       |        |
| AF11   | Х           | Х  | No Fix          | VMCALL When Executed during VMX Root Operation while CPL > 0<br>May Not Generate #GP Fault                                                                                               |       |        |
| AF12   | Х           | Х  | No Fix          | FP Inexact-Result Exception Flag May Not be Set                                                                                                                                          |       |        |
| AF13   | Х           | Х  | No Fix          | A Locked Data Access that Spans Across Two Pages May Cause the<br>System to Hang                                                                                                         |       |        |
| AF14   | Х           | Χ  | No Fix          | MOV With Debug Register Causes Debug Exception                                                                                                                                           |       |        |
| AF15   | Х           | Χ  | No Fix          | INIT Does Not Clear Global Entries in the TLB                                                                                                                                            |       |        |
| AF16   | Х           | Х  | No Fix          | Use of Memory Aliasing with Inconsistent Memory Type May Cause<br>System Hang or a Machine Check Exception                                                                               |       |        |
| AF17   | Х           | Х  | No Fix          | Machine Check Exception May Occur When Interleaving Code between Different Memory Types                                                                                                  |       |        |
| AF18   | Х           | Х  | No Fix          | Data Prefetch Performance Monitoring Events Can only be Enabled on a Single Core                                                                                                         |       |        |
| AF19   | Х           | Х  | No Fix          | LOCK# Asserted During a Special Cycle Shutdown Transaction May Unexpectedly De-assert                                                                                                    |       |        |
| AF20   | Х           | Х  | No Fix          | Disable Execution-Disable Bit (IA32_MISC_ENABLES [34]) is Shared Between Cores                                                                                                           |       |        |
| AF21   | Х           | Х  | No Fix          | Last Branch Records (LBR) Updates May be Incorrect After a Task<br>Switch                                                                                                                |       |        |
| AF22   | Х           | Х  | No Fix          | Address Reported by Machine-Check Architecture (MCA) on Single-bit L2 ECC Errors May be Incorrect                                                                                        |       |        |



| Number | r Stepping |    | Stepping |                                                                                                                                                                                  | Plans | ERRATA |
|--------|------------|----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
|        | CO         | D0 |          |                                                                                                                                                                                  |       |        |
| AF23   | Х          | Х  | No Fix   | Disabling of Single-step On Branch Operation May be Delayed following a POPFD Instruction                                                                                        |       |        |
| AF24   | Х          | Х  | No Fix   | Performance Monitoring Counters that Count External Bus Events May<br>Report Incorrect Values after Processor Power State Transitions                                            |       |        |
| AF25   | Х          | Х  | No Fix   | VERW/VERR/LSL/LAR Instructions May Unexpectedly Update the Last Exception Record (LER) MSR                                                                                       |       |        |
| AF26   | Х          | Х  | No Fix   | General Protection (#GP) Fault May Not Be Signaled On Data Segment<br>Limit Violation Above 4G Limit                                                                             |       |        |
| AF27   | Х          | Х  | No Fix   | Performance Monitoring Events for Retired Floating Point Operations (C1h) May Not be Accurate                                                                                    |       |        |
| AF28   | х          | Х  | No Fix   | DR3 Address Match on MOVD/MOVQ/MOVNTQ Memory Store<br>Instruction May Incorrectly Increment Performance Monitoring Count<br>for Saturating SIMD Instructions Retired (Event CFH) |       |        |
| AF29   | Х          | Х  | No Fix   | Global Pages in the Data Translation Look-Aside Buffer (DTLB) May<br>Not be Flushed by RSM instruction before Restoring the Architectural<br>State from SMRAM                    |       |        |
| AF30   | Х          | Х  | No Fix   | Data Breakpoint/Single Step on MOV SS/POP SS May be Lost after<br>Entry into SMM                                                                                                 |       |        |
| AF31   | Х          | Х  | No Fix   | CS Limit Violation on RSM May be Serviced before Higher Priority Interrupts/Exceptions                                                                                           |       |        |
| AF32   | Х          |    | No Fix   | Hardware Prefetch Performance Monitoring Events May be Counted Inaccurately                                                                                                      |       |        |
| AF33   | Х          | Х  | No Fix   | Pending x87 FPU Exceptions (#MF) Following STI May Be Serviced<br>Before Higher Priority Interrupts                                                                              |       |        |
| AF34   | Х          |    | Plan Fix | CPU_CLK_UNHALTED Performance Monitoring Event (3CH) Counts Clocks when the Processor is in the C1/C2 Processor Power States                                                      |       |        |
| AF35   | Х          | Х  | No Fix   | The Processor May Report a #TS Instead of a #GP Fault                                                                                                                            |       |        |
| AF36   | Х          | Х  | No Fix   | BTS Message May be Lost When the STPCLK# Signal is Active                                                                                                                        |       |        |
| AF37   | Х          | Х  | No Fix   | Certain Performance Monitoring Counters Related to Bus, L2 Cache and Power Management are Inaccurate                                                                             |       |        |
| AF38   | Х          | Х  | No Fix   | A Write to an APIC Register Sometimes May Appear to Have Not<br>Occurred                                                                                                         |       |        |
| AF39   | Х          | Χ  | No Fix   | IO_SMI Indication in SMRAM State Save Area May be Set Incorrectly                                                                                                                |       |        |
| AF40   | Х          | Χ  | Plan Fix | IO_SMI Indication in SMRAM State Save Area May be Lost                                                                                                                           |       |        |
| AF41   | Х          | Χ  | No Fix   | Logical Processors May Not Detect Write-Back (WB) Memory Writes                                                                                                                  |       |        |
| AF42   | Х          | Χ  | No Fix   | Last Exception Record (LER) MSRs May be Incorrectly Updated                                                                                                                      |       |        |
| AF43   | Х          | Х  | No Fix   | At a 7:1 Core Frequency to Bus Clock Ratio, the Processor May<br>Livelock when Sending an EOI to MSI Interrupt                                                                   |       |        |
| AF44   | Х          | Х  | No Fix   | SYSENTER/SYSEXIT Instructions Can Implicitly Load "Null Segment Selector" to SS and CS Registers                                                                                 |       |        |



| Number | r Stepping |    | Stepping |                                                                                                                                                                          | Plans | ERRATA |
|--------|------------|----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
|        | СО         | DO |          |                                                                                                                                                                          |       |        |
| AF45   | Х          | Х  | No Fix   | Simultaneous Access to the Same Page Table Entries by both Cores<br>May Lead to Unexpected Processor Behavior                                                            |       |        |
| AF46   | Х          | Х  | No Fix   | Writing the Local Vector Table (LVT) when an Interrupt is Pending May<br>Cause an Unexpected Interrupt                                                                   |       |        |
| AF47   | Х          | х  | No Fix   | Using 2M/4M Pages When A20M# Is Asserted May Result in Incorrect Address Translations                                                                                    |       |        |
| AF48   | х          | х  | No Fix   | Counter Enable bit [22] of IA32_CR_PerfEvtSel0 and IA32_CR_PerfEvtSel1 Do Not Comply with PerfMon (Architectural Performance Monitoring) Specification                   |       |        |
| AF49   | Х          | Х  | No Fix   | Premature Execution of a Load Operation Prior to Exception Handler Invocation                                                                                            |       |        |
| AF50   | Х          | Х  | No Fix   | Performance Monitoring Events for Retired Instructions (C0H) May Not Be Accurate                                                                                         |       |        |
| AF51   | Х          | Х  | No Fix   | #GP Fault is Not Generated on Writing IA32_MISC_ENABLE[34] When Execute Disable Bit is Not Supported                                                                     |       |        |
| AF52   | х          | Х  | No Fix   | Update of Read/Write (R/W) or User/Supervisor (U/S) or Present (P) Bits without TLB Shootdown May Cause Unexpected Processor Behavior                                    |       |        |
| AF53   | Х          | Х  | No Fix   | SSE/SSE2 Streaming Store Resulting in a Self-Modifying Code (SMC)<br>Event May Cause Unexpected Behavior                                                                 |       |        |
| AF54   | Х          | Х  | No Fix   | Shutdown Condition May Disable Non-Bootstrap Processors                                                                                                                  |       |        |
| AF55   | Х          | Х  | No Fix   | Split Locked Stores May not Trigger the Monitoring Hardware                                                                                                              |       |        |
| AF56   | Х          | Х  | No Fix   | Writing Shared Unaligned Data that Crosses a Cache Line without<br>Proper Semaphores or Barriers May Expose a Memory Ordering Issue                                      |       |        |
| AF57   | х          | х  | No Fix   | MSRs Actual Frequency Clock Count (IA32_APERF) or Maximum Frequency Clock Count (IA32_MPERF) May Contain Incorrect Data after a Machine Check Exception (MCE)            |       |        |
| AF58   | х          | х  | No Fix   | An Enabled Debug Breakpoint or Single Step Trap May Be Taken after MOV SS/POP SS Instruction if it is Followed by an Instruction That Signals a Floating Point Exception |       |        |
| AF59   | Х          | Х  | No Fix   | Incorrect Address Computed For Last Byte of FXSAVE/FXRSTOR Image<br>Leads to Partial Memory Update                                                                       |       |        |
| AF60   | Х          | Х  | No Fix   | Values for LBR/BTS/BTM will be Incorrect after an Exit from SMM                                                                                                          |       |        |
| AF61   | Х          | Х  | No Fix   | Using Memory Type Aliasing with Memory Types WB/WT May Lead to Unpredictable Behavior                                                                                    |       |        |
| AF62   |            |    |          | Errata – Removed                                                                                                                                                         |       |        |
| AF63   | Х          | Х  | No Fix   | EFLAGS Discrepancy on Page Faults after a Translation Change                                                                                                             |       |        |
| AF64   | х          | Х  | No Fix   | Returning to Real Mode from SMM with EFLAGS.VM Set May Result in<br>Unpredictable System Behavior                                                                        |       |        |
| AF65   | Х          | Х  | No Fix   | Performance Monitoring Event FP_ASSIST May Not be Accurate                                                                                                               |       |        |
| AF66   | Х          | Χ  | No Fix   | The BS Flag in DR6 May be Set for Non-Single-Step #DB Exception                                                                                                          |       |        |



| Number | Stepping |    | Plans  | ERRATA                                                                                                                                  |
|--------|----------|----|--------|-----------------------------------------------------------------------------------------------------------------------------------------|
|        | CO       | D0 |        |                                                                                                                                         |
| AF67   | Х        | Х  | No Fix | An Asynchronous MCE During a Far Transfer May Corrupt ESP                                                                               |
| AF68   | Х        | х  | No Fix | BTM/BTS Branch-From Instruction Address May be Incorrect for<br>Software Interrupts                                                     |
| AF69   | Х        | х  | No Fix | Store to WT Memory Data May be Seen in Wrong Order by Two<br>Subsequent Loads                                                           |
| AF70   | Х        | Х  | No Fix | Single Step Interrupts with Floating Point Exception Pending May Be<br>Mishandled                                                       |
| AF71   | Х        | Х  | No Fix | Non-Temporal Data Store May be Observed in Wrong Program Order                                                                          |
| AF72   | Х        | Х  | No Fix | Fault on ENTER Instruction May Result in Unexpected Values on Stack Frame                                                               |
| AF73   | Х        | Х  | No Fix | Unaligned Accesses to Paging Structures May Cause the Processor to Hang                                                                 |
| AF74   | Х        | Х  | No Fix | Microcode Updates Performed During VMX Non-root Operation Could Result in Unexpected Behavior                                           |
| AF75   | Х        | Х  | No Fix | INVLPG Operation for Large (2M/4M) Pages may be Incomplete under Certain Conditions                                                     |
| AF76   | Х        | Х  | No Fix | Page Access Bit May be Set Prior to Signaling a Code Segment Limit Fault                                                                |
| AF77   | Х        | Х  | No Fix | Performance Monitoring Events for Hardware Prefetch Requests (4EH) and Hardware Prefetch Request Cache Misses (4FH) May Not be Accurate |
| AF78   | Х        | Х  | No Fix | EFLAGS, CR0, CR4 and the EXF4 Signal May be Incorrect after Shutdown                                                                    |
| AF79   | Х        | Х  | No Fix | Store Ordering May be Incorrect between WC and WP Memory Types                                                                          |
| AF80   | Х        | х  | No Fix | A WB Store Following a REP STOS/MOVS or FXSAVE May Lead to Memory-Ordering Violations                                                   |
| AF81   | х        | Х  | No Fix | Corruption of CS Segment Register During RSM While Transitioning From Real Mode to Protected Mode                                       |

| Number | SPECIFICATION CHANGES                                                     |
|--------|---------------------------------------------------------------------------|
|        | There are no Specification Changes in this Specification Update revision. |

| Number | SPECIFICATION CLARIFICATIONS                                                     |  |
|--------|----------------------------------------------------------------------------------|--|
|        | There are no Specification Clarifications in this Specification Update revision. |  |

| Number | DOCUMENTATION CHANGES                                                     |  |  |
|--------|---------------------------------------------------------------------------|--|--|
|        | There are no Documentation Changes in this Specification Update revision. |  |  |

§



### **Identification Information**

### **Component Identification via Programming Interface**

The processor stepping can be identified by the following register contents:

| Family <sup>1</sup> | Model <sup>2</sup> |  |  |
|---------------------|--------------------|--|--|
| 0110                | 1110               |  |  |

#### NOTES:

- 1. The family corresponds to bit [11:8] of the EDX register after RESET, bits [11:8] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the generation field of the Device ID register accessible through Boundary Scan.
- 2. The family corresponds to bit [7:4] of the EDX register after RESET, bits [7:4] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the generation field of the Device ID register accessible through Boundary Scan.

Cache and TLB descriptor parameters are provided in the EAX, EBX, ECX, and EDX registers after the CPUID instruction is executed with a 2 in the EAX register. Refer to the Intel Processor Identification and the CPUID Instruction Application Note (AP-485) for further information on the CPUID instruction.

### **Component Marking Information**

Figure 1. Processor (Micro-FCPGA) S-Spec Markings





**Table 1. Processor Identification Information** 

| S-<br>SPEC# | FSB<br>Speed | Package     | Steppin<br>g | CPUID | Speed<br>HFM/LFM<br>(GHz) | VID HFM/.LFM<br>(Volts)                                  |
|-------------|--------------|-------------|--------------|-------|---------------------------|----------------------------------------------------------|
| SL9HS       | 667 MHz      | Micro-FCPGA | D-0          | 06ECh | 1.66/1.00                 | 1.0-1.2125/ 0.825<br>- 1.1 <sup>1</sup> ( <b>ULV</b> )   |
| SL9HP       | 667 MHz      | Micro-FCPGA | D-0          | 06ECh | 1.66/1.00                 | 1.1125-1.275/<br>0.825 – 1.1 <sup>1</sup> ( <b>LV</b> )  |
| SL9HN       | 667 MHz      | Micro-FCPGA | D-0          | 06ECh | 2.00/1.00                 | 1.1125-1.275/<br>0.825 – 1.1 <sup>1</sup> ( <b>LV</b> )  |
| SL9S3       | 667 MHz      | Micro-FCPGA | D-0          | 06ECh | 1.66/1.00                 | 1.1125-1.275/<br>0.825 – 1.1 <sup>1</sup> ( <b>ICP</b> ) |
| SL98Q       | 667 MHz      | Micro-FCPGA | C-0          | 06E8h | 1.66/1.00                 | 1.1125 – 1.2/<br>0.825 – 1.1 <sup>1</sup>                |
| SL8WT       | 667 MHz      | Micro-FCPGA | C-0          | 06E8h | 2.00/1.00                 | 1.1125 – 1.2/<br>0.825 – 1.1 <sup>1</sup>                |

#### NOTES:

 Optimized VID (OVID) range. Individual processor VID values may be calibrated during manufacturing such that two devices at the same speed may have different VID settings.

§



### **Errata**

AF1. FST Instruction with Numeric and Null Segment Exceptions May take

**Numeric Exception with Incorrect FPU Operand Pointer** 

**Problem:** If execution of an FST (Store Floating Point Value) instruction would generate both

numeric and null segment exceptions, the numeric exception may be taken first and

with the Null x87 FPU Instruction Operand (Data) Pointer.

Implication: Due to this erratum, on an FST instruction the processor reports a numeric exception

instead of reporting an exception because of a Null segment. If the numeric exception handler tries to access the FST data it will get a #GP fault. Intel has not observed this

erratum with any commercially available software, or system

Workaround: The numeric exception handler should check the segment and if it is Null avoid further

access to the data that caused the fault.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF2. Code Segment Limit Violation May Occur on 4 Gbyte Limit Check Title

Case

**Problem:** Code Segment limit violation may occur on 4 Gbyte limit check when the code stream

wraps around in a way that one instruction ends at the last byte of the segment and

the next instruction begins at 0x0.

**Implication:** This is a rare condition that may result in a system hang. Intel has not observed this

erratum with any commercially available software, or system

**Workaround:** Avoid code that wraps around segment limit.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF3. POPF and POPFD Instructions That Set the Trap Flag Bit May Cause

**Unpredictable Processor Behavior** 

**Problem:** In some rare cases, POPF and POPFD instructions that set the Trap Flag (TF) bit in the

EFLAGS register (causing the processor to enter Single-Step mode) may cause

unpredictable processor behavior.

Implication: Single-Step operation is typically enabled during software debug activities, not during

normal system operation.

**Workaround:** There is no workaround for Single-Step operation in commercially available software.

For debug activities on custom software the POPF and POPFD instructions could be

immediately followed by a NOP instruction to facilitate correct execution.

**Status:** For the steppings affected, see the **Error! Reference source not found.**.



AF4. **REP MOVS/STOS Executing with Fast Strings Enabled and Crossing** 

Page Boundaries with Inconsistent Memory Types may use an

**Incorrect Data Size or Lead to Memory-Ordering Violation** 

**Problem:** Under certain conditions as described in the Software Developers Manual section "Out-

of-Order Stores For String Operations in Pentium 4, Intel Xeon, and P6 Family Processors" the processor performs REP MOVS or REP STOS as fast strings. Due to this erratum fast string REP MOVS/REP STOS instructions that cross page boundaries from WB/WC memory types to UC/WP/WT memory types, may start using an incorrect

data size or may observe memory ordering violations.

**Implication:** Implication: Upon crossing the page boundary the following may occur, dependent

on the new page memory type:

 UC the data size of each write will now always be 8 bytes, as opposed to the original data size.

WP the data size of each write will now always be 8 bytes, as opposed to the original data size and there may be a memory ordering violation.

WT there may be a memory ordering violation.

Status: For the steppings affected, see the **Summary Tables of Changes**.

AF5. Memory Aliasing with Inconsistent A and D Bits May Cause Processor

**Deadlock** 

Problem: In the event that software implements memory aliasing by having two Page Directory

Entries (PDEs) point to a common Page Table Entry (PTE) and the Accessed and Dirty bits for the two PDEs are allowed to become inconsistent the processor may become

deadlocked.

**Implication:** This erratum has not been observed with commercially available software.

Workaround: Software that needs to implement memory aliasing in this way should manage the

consistency of the Accessed and Dirty bits.

Status: For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF6. VM Bit is Cleared on Second Fault Handled by Task Switch from

Virtual-8086

Problem: Following a task switch to any fault handler that was initiated while the processor was

in VM86 mode, if there is an additional fault while servicing the original task switch then the VM bit will be incorrectly cleared in EFLAGS, data segments will not be pushed and the processor will not return to the correct mode upon completion of the

second fault handler via IRET.

**Implication:** When the OS recovers from the second fault handler, the processor will no longer be

in VM86 mode. Normally, operating systems should prevent interrupt task switches from faulting, thus the scenario should not occur under normal circumstances.

Workaround: None identified.

Status: For the steppings affected, see the **Summary Tables of Changes**.



AF7. Page with PAT (Page Attribute Table) Set to USWC (Uncacheable

Speculative Write Combine) While Associated MTRR (Memory Type

Range Register) Is UC (Uncacheable) May Consolidate to UC

**Problem:** A page whose PAT memory type is USWC while the relevant MTRR memory type is UC,

the consolidated memory type may be treated as UC (rather than WC as specified in

IA-32 Intel<sup>®</sup> Architecture Software Developer's Manual).

Implication: When this erratum occurs, the memory page may be as UC (rather than WC). This

may have a negative performance impact.

Workaround: None identified

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF8. FPU Operand Pointer May Not be Cleared Following FINIT/FNINIT

**Problem:** Initializing the floating point state with either FINIT or FNINT, may not clear the x87

FPU Operand (Data) Pointer Offset and the x87 FPU Operand (Data) Pointer Selector (both fields form the FPUDataPointer). Saving the floating point environment with FSTENV, FNSTENV, or FIGURE 1 floating point state with FSAVE, FNSAVE or FXSAVE before an

intervening FP instruction may save uninitialized values for the FPUDataPointer

Implication: When this erratum occurs, the values for FPUDataPointer in the saved floating point

image or floating point environment structure may appear to be random values. Executing any non-control FP instruction with memory operand will initialize the FPUDataPointer. Intel has not observed this erratum with any commercially available

software.

**Workaround:** After initialization, do not expect the FPUDataPointer in a floating point state or

floating point environment saved memory image to be correct, until at least one non-

control FP instruction with a memory operand has been executed.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF9. LTR Instruction May Result in Unexpected Behavior

Problem: Under certain circumstances an LTR (Load Task Register) instruction may result in an

unexpected behavior if all the following conditions are met:

1. Invalid data selector of the TR (Task Register) resulting with either #GP (General

Protection Fault) or #NP (Segment Not Present Fault).

2. GDT (Global Descriptor Table) is not 8-bytes aligned.

**Implication:** If all conditions have been met then under certain circumstances LTR instruction may

result in system hang, memory corruption or other unexpected behavior. This erratum has not been observed in commercial operating systems or software.

**Workaround:** Operating system software should align GDT to 8-bytes, as recommended in the

Software Developer's Manual section "Segment Descriptor Tables". For performance

reasons, GDT is typically aligned to 8-bytes.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.



AF10. Invalid Entries in Page-Directory-Pointer-Table Register (PDPTR) May

Cause General Protection (#GP) Exception If the Reserved Bits Are

Set to One

**Problem:** Invalid entries in the Page-Directory-Pointer-Table Register (PDPTR) that have the

reserved bits set to one may cause a General Protection (#GP) exception.

**Implication:** Intel has not observed this erratum with any commercially available software.

Workaround: Do not set the reserved bits to one when PDPTR entries are invalid.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF11. VMCALL When Executed during VMX Root Operation while CPL > 0

**May Not Generate #GP Fault** 

**Problem:** If VMCALL is executed during VMX root operation with CPL > 0, the expected behavior

is for the processor to generate a General Protection Fault (#GP). Due to this

erratum, the #GP fault may not be generated.

Implication: VM Monitor code running with CPL > 0 may not generate #GP fault on VMCALL, but

still will behave as if VM Exit had occurred.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

#### AF12. FP Inexact-Result Exception Flag May Not be Set Title Case

Problem:

When the result of a floating-point operation is not exactly representable in the destination format (1/3 in binary form, for example), an inexact-result (precision) exception occurs. When this occurs, the PE bit (bit 5 of the FPU status word) is normally set by the processor. Under certain rare conditions, this bit may not be set when this rounding occurs. However, other actions taken by the processor (invoking the software exception handler if the exception is unmasked) are not affected. This erratum can only occur if the floating-point operation which causes the precision exception is immediately followed by one of the following instructions:

- FST m32real
- FST m64real
- FSTP m32real
- FSTP m64real
- FSTP m80real
- FIST m16int
- FIST m32int
- FISTP m16in
- FISTP m32int
- FISTP m64int

Note that even if this combination of instructions is encountered, there is also a dependency on the internal pipelining and execution state of both instructions in the processor.

Implication: Inexact-result exceptions are commonly masked or ignored by applications, as it

happens frequently, and produces a rounded result acceptable to most applications.



The PE bit of the FPU status word may not always be set upon receiving an inexact-result exception. Thus, if these exceptions are unmasked, a floating-point error exception handler may not recognize that a precision exception occurred. Note that this is a "sticky" bit, i.e., once set by an inexact-result condition, it remains set until cleared by software.

**Workaround:** This condition can be avoided by inserting two non-floating-point instructions between

the two floating-point instructions.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF13. A Locked Data Access that Spans Across Two Pages May Cause the

**System to Hang** 

**Problem:** An instruction with lock data access that spans across two pages may, given some

rare internal conditions, hang the system

Implication: When this erratum occurs, the system may hang. Intel has not observed this erratum

with any commercially available software or system.

**Workaround:** A locked data access should always be aligned.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF14. MOV To/From Debug Registers Causes Debug Exception

**Problem:** When in V86 mode, if a MOV instruction is executed to/from a debug register, a

general-protection exception (#GP) should be generated. However, in the case when the general detect enable flag (GD) bit is set, the observed behavior is that a debug

exception (#DB) is generated instead.

**Implication:** With debug-register protection enabled (i.e., the GD bit set), when attempting to

execute a MOV on debug registers in V86 mode, a debug exception will be generated

instead of the expected general-protection fault.

Workaround: In general, operating systems do not set the GD bit when they are in V86 mode. The

GD bit is generally set and used by debuggers. The debug exception handler should check that the exception did not occur in V86 mode before continuing. If the exception did occur in V86 mode, the exception may be directed to the general-protection

exception handler.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF15. INIT Does Not Clear Global Entries in the TLB

**Problem:** Problem: INIT may not flush a TLB entry when:

1. The processor is in protected mode with paging enabled and the page global

enable flag is set (PGE bit of CR4 register)
2. G bit for the page table entry is set

3. TLB entry is present in TLB when INIT occurs

Implication: Software may encounter unexpected page fault or incorrect address translation due to

a TLB entry erroneously left in TLB after INIT.



Workaround: Write to CR3, CR4 (setting bits PSE, PGE or PAE) or CR0 (setting bits PG or PE)

registers before writing to memory early in BIOS code to clear all the global entries

from TLB.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF16. Use of Memory Aliasing with Inconsistent Memory Type May Cause

System Hang or a Machine Check Exception

**Problem:** Software that implements memory aliasing by having more than one linear addresses

mapped to the same physical page with different cache types may cause the system to hang or to report a machine check exception (MCE). This would occur if one of the addresses is non-cacheable used in code segment and the other a cacheable address. If the cacheable address finds its way in instruction cache, and non-cacheable address is fetched in IFU, the processor may invalidate the non-cacheable address from the fetch unit. Any micro-architectural event that causes instruction restart will expect this instruction to still be in fetch unit and lack of it will cause a system hang or an MCE.

**Implication:** This erratum has not been observed with commercially available software.

Workaround: Although it is possible to have a single physical page mapped by two different linear

addresses with different memory types, Intel has strongly discouraged this practice as it may lead to undefined results. Software that needs to implement memory aliasing

should manage the memory type consistency.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF17. Machine Check Exception May Occur When Interleaving Code between

**Different Memory Types** 

**Problem:** A small window of opportunity exists where code fetches interleaved between different

memory types may cause a machine check exception. A complex set of micro-

architectural boundary conditions is required to expose this window.

Implication: Interleaved instruction fetches between different memory types may result in a

machine check exception. The system may hang if machine check exceptions are disabled. Intel has not observed the occurrence of this erratum while running

commercially available applications or operating systems.

Workaround: Software can avoid this erratum by placing a serializing instruction between code

fetches between different memory types.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF18. Data Prefetch Performance Monitoring Events Can Only be Enabled on

a Single Core

**Problem:** Current implementation of Data Prefetch performance monitoring events allow

counting only for a single core at a time.

Implication: Dual-core support for counting Data Prefetch performance monitoring events is not

currently available.



Workaround: Software should enable Data Prefetch performance monitoring events on one core at a

time.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF19. LOCK# Asserted During a Special Cycle Shutdown Transaction May

**Unexpectedly De-assert** 

**Problem:** During a processor shutdown transaction, when LOCK# is asserted and if a DEFER# is

received during a snoop phase and the Locked transaction is pipelined on the front

side bus (FSB), LOCK# may unexpectedly de-assert.

**Implication:** When this erratum occurs, the system may hang during shutdown. Intel has not

observed this erratum with any commercially available systems or software.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF20. Disable Execution-Disable Bit (IA32 MISC ENABLES [34]) Is Shared

between Cores

**Problem:** The bit 34 of the IA32\_MISC\_ENABLES Model Specific Register (MSR) is shared

between the execution cores.

**Implication:** Both cores will operate according to the shared value of bit IA32 MISC ENABLES

[34].

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF21. Last Branch Records (LBR) Updates May be Incorrect after a Task

**Switch** 

**Problem:** A Task-State Segment (TSS) task switch may incorrectly set the LBR\_FROM value to

the LBR TO value.

Implication: The LBR\_FROM will have the incorrect address of the Branch Instruction.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF22. Address Reported by Machine-Check Architecture (MCA) on Single-bit

**L2 ECC Errors May be Incorrect** 

**Problem:** When correctable single-bit ECC errors occur in the L2 cache the address is logged in

the MCA address register (MCi\_ADDR). Under some scenarios, the address reported

may be incorrect.

Implication: Software should not rely on the value reported in MCi\_ADDR, for Single-bit L2 ECC

errors



Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF23. Disabling of Single-step On Branch Operation May be Delayed following a POPFD Instruction

**Problem:** Problem: Disabling of Single-step On Branch Operation may be delayed, if the following conditions are met:

1. "Single Step On Branch Mode" is enabled (DebugCtlMSR.BTF and EFLAGS.TF are set)

2. POPFD used to clear EFLAGS.TF

3. A jump instruction (JMP, Jcc, etc.) is executed immediately after POPFD

**Implication:** Single-step On Branch mode may remain in effect for one instruction after the POPFD instruction disables it by clearing the EFLAGS.TF bit.

**Workaround:** There is no workaround for Single-Step operation in commercially available software. The workaround for custom software is to execute at least one instruction following POPFD before issuing a JMP instruction.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF24. Performance Monitoring Counters That Count External Bus Events May Report Incorrect Values after Processor Power State Transitions

**Problem:** Performance monitoring counters that count external bus events operate when the processor is in the Active state (C0). If a processor transitions to a new power state, these Performance monitoring counters will stop counting, even if the event being counted remains active.

**Implication:** After transitioning between processor power states, software may observe incorrect counts in Performance monitoring counters that count external bus events.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF25. VERW/VERR/LSL/LAR Instructions May Unexpectedly Update the Last Exception Record (LER) MSR

**Problem:** The LER MSR may be unexpectedly updated, if the resultant value of the Zero Flag (ZF) is zero after executing the following instructions:

- 1. VERR (ZF=0 indicates unsuccessful segment read verification)
- 2. VERW (ZF=0 indicates unsuccessful segment write verification)
- 3. LAR (ZF=0 indicates unsuccessful access rights load)
- 4. LSL (ZF=0 indicates unsuccessful segment limit load)

**Implication:** The value of the LER MSR may be inaccurate if VERW/VERR/LSL/LAR instructions are executed after the occurrence of an exception.



**Workaround:** Software exception handlers that rely on the LER MSR value should read the LER MSR before executing VERW/VERR/LSL/LAR instructions.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF26. General Protection (#GP) Fault May Not Be Signaled on Data Segment

**Limit Violation above 4-G Limit** 

**Problem:** Memory accesses to flat data segments (base = 00000000h) that occur above the 4G

limit (Offfffffh) may not signal a #GP fault.

Implication: When such memory accesses occur, the system may not issue a #GP fault.

Workaround: Software should ensure that memory accesses do not occur above the 4G limit

(Offfffffh).

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

**AF27.** Performance Monitoring Events for Retired Floating Point Operations

(C1h) May Not Be Accurate

**Problem:** Performance monitoring events that count retired floating point operations may be too

high.

Implication: The Performance Monitoring Event may have an inaccurate count.

Workaround: Software should ensure that memory accesses do not occur above the 4G limit

(Offfffffh).

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF28. DR3 Address Match on MOVD/MOVQ/MOVNTQ Memory Store

Instruction May Incorrectly Increment Performance Monitoring Count

for Saturating SIMD Instructions Retired (Event CFH)

**Problem:** The Resume from System Management Mode (RSM) instruction does not flush global

pages from the Data Translation Look-Aside Buffer (DTLB) prior to reloading the saved

architectural state.

**Implication:** The value observed for performance monitoring count for saturating SIMD instructions

retired may be too high. The size of the error is dependent on the number of occurrences of the conditions described above, while the counter is active.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF29. Global Pages in the Data Translation Look-Aside Buffer (DTLB) May

Not be Flushed by RSM instruction before Restoring the Architectural

**State from SMRAMTitle Case** 



**Problem:** The Resume from System Management Mode (RSM) instruction does not flush global

pages from the Data Translation Look-Aside Buffer (DTLB) prior to reloading the saved

architectural state.

Implication: If SMM turns on paging with global paging enabled and then maps any of linear

addresses of SMRAM using global pages, RSM may load data from the wrong location.

**Workaround:** Workaround: Do not use global pages in System Management Mode.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF30. Data Breakpoint/Single Step on MOV SS/POP SS May Be Lost after

**Entry into SMM** 

**Problem:** Problem: Data Breakpoint/Single Step exceptions are normally blocked for one

instruction following MOV SS/POP SS instructions. Immediately after executing these instructions, if the processor enters SMM (System Management Mode), upon RSM (resume from SMM) operation, normal processing of Data Breakpoint/Single Step

exceptions is restored.

Because of this erratum, Data Breakpoints/Single step exceptions on MOVSS/POPSS

instructions may be lost under one of the following conditions.

1. Following SMM entry and after RSM, the next instruction to be executed is HLT or MWAIT

1WAI I

2. SMM entry after executing MOV SS/POP SS is the result of executing an I/O instruction that triggers a synchronous SMI (System Management Interrupt).

**Implication:** Data Breakpoints/Single step operation on MOV SS/POP SS instructions may be

unreliable in the presence of SMIs.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF31. CS Limit Violation on RSM May Be Serviced before Higher Priority

**Interrupts/Exceptions** 

**Problem:** When the processor encounters a CS (Code Segment) limit violation, a #GP (General

Protection Exception) fault is generated after all higher priority Interrupts and exceptions are serviced. Because of this erratum, if RSM (Resume from System Management Mode) returns to execution flow where a CS limit violation occurs, the #GP fault may be serviced before a higher priority Interrupt or Exception (e.g. NMI

(Non-Maskable Interrupt), Debug break(#DB), Machine Check (#MC), etc).

Implication: Operating systems may observe a #GP fault being serviced before higher priority

interrupts and Exceptions.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.



AF32. Hardware Prefetch Performance Monitoring Events May Be Counted

**Inaccurately** 

**Problem:** Hardware prefetch activity is not accurately reflected in the hardware prefetch

performance monitoring.

**Implication:** This erratum may cause inaccurate counting for all hardware prefetch performance

monitoring events.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF33. Pending x87 FPU Exceptions (#MF) Following STI May Be Serviced

**before Higher Priority Interrupts** 

**Problem:** Interrupts that are pending prior to the execution of the STI (Set Interrupt Flag)

instruction are normally serviced immediately after the instruction following the STI. An exception to this is if the following instruction triggers a #MF. In this situation, the interrupt should be serviced before the #MF. Because of this erratum, if following STI, an instruction that triggers a #MF is executed while STPCLK#, Enhanced Intel

SpeedStep® Technology transitions or Thermal Monitor 1 events occur, the pending

#MF may be serviced before higher priority interrupts.

**Implication:** Software may observe #MF being serviced before higher priority interrupts

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF34. CPU\_CLK\_UNHALTED Performance Monitoring Event (3CH) Counts

Clocks when the Processor is in the C1/C2 Processor Power States

**Problem:** The CPU\_CLK\_UNHALTED performance monitoring event should only count clocks

when the processor is running. However, due to this erratum, CPU\_CLK\_UNHALTED performance monitoring event may count clocks when the cores have been halted in the C1/C2 processor power states. The count may be incorrect when the two cores

are not in C1/C2 state simultaneously.

Implication: The CPU\_CLK\_UNHALTED performance monitoring event may read a somewhat larger

value than expected.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF35. The Processor May Report a #TS Instead of a #GP Fault

**Problem:** A jump to a busy TSS (Task-State Segment) may cause a #TS (invalid TSS exception)

instead of a #GP fault (general protection exception).

Implication: Operation systems that access a busy TSS may get invalid TSS fault instead of a #GP

fault. Intel has not observed this erratum with any commercially available software.

Workaround: None identified.



**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF36. BTS Message May Be Lost When the STPCLK# Signal is Active

**Problem:** STPCLK# is asserted to enable the processor to enter a low-power state. Under some

circumstances, when STPCLK# becomes active, a pending BTS (Branch Trace Store) message may be either lost and not written or written with corrupted branch address

to the Debug Store area.

**Implication:** BTS messages may be lost in the presence of STPCLK# assertions.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF37. Certain Performance Monitoring Counters Related to Bus, L2 Cache

and Power Management are Inaccurate

**Problem:** All Performance Monitoring Counters in the ranges 21H-3DH and 60H-7FH may have

inaccurate results up to  $\pm$ 7.

**Implication:** There may be a small error in the affected counts.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF38. A Write to an APIC Register Sometimes May Appear to Have Not

Occurred

**Problem:** With respect to the retirement of instructions, stores to the uncacheable memory-

based APIC register space are handled in a non-synchronized way. For example if an

instruction that masks the interrupt flag, e.g. CLI, is executed soon after an

uncacheable write to the Task Priority Register (TPR) that lowers the APIC priority, the interrupt masking operation may take effect before the actual priority has been lowered. This may cause interrupts whose priority is lower than the initial TPR, but higher than the final TPR, to not be serviced until the interrupt enabled flag is finally

set, i.e. by STI instruction. Interrupts will remain pending and are not lost.

**Implication:** In this example the processor may allow interrupts to be accepted but may delay their

service.

Workaround: This non-synchronization can be avoided by issuing an APIC register read after the

APIC register write. This will force the store to the APIC register before any

subsequent instructions are executed. No commercial operating system is known to be

impacted by this erratum.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF39. IO\_SMI Indication in SMRAM State Save Area May Be Set Incorrectly

**Problem:** The IO SMI bit in SMRAM's location 7FA4H is set to "1" by the CPU to indicate a

System Management Interrupt (SMI) occurred as the result of executing an instruction that reads from an I/O port. Due to this erratum, the IO SMI bit may be incorrectly

Specification Update



#### set by:

- A non-I/O instruction
- SMI is pending while a lower priority event interrupts
- A REP I/O read
- An I/O read that redirects to MWAIT
- In systems supporting Intel® Virtualization Technology a fault in the middle of an IO operation that causes a VM Exit

**Implication:** SMM handlers may get false IO SMI indication.

Workaround: The SMM handler has to evaluate the saved context to determine if the SMI was

triggered by an instruction that read from an I/O port. The SMM handler must not restart an I/O instruction if the platform has not been configured to generate a

synchronous SMI for the recorded I/O port address.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

#### AF40. IO\_SMI Indication in SMRAM State Save Area May Be Lost

**Problem:** The IO\_SMI bit in SMRAM's location 7FA4H is set to "1" by the CPU to indicate a

System Management Interrupt (SMI) that occurred as the result of executing an instruction that read from an I/O port. Due to this erratum, the setting of the IO\_SMI bit may be lost. This may happen if following the instruction that read from an I/O port, there is an instruction with a memory operand that results in one of the

following:

- Update of a Page Table Entry (PTE) Accessed (A) or Dirty (D) bits.
- Page Fault (#PF)
- A REP I/O read
- Unaligned Memory access where either address of the first or last byte of the access (ex: (Address1stByte AND NOT 0x3F) OR (AddressLastByte AND NOT 0x3F) ) is equal to the address in one of the Debug Address Registers (DR0-DR3) (ex. DRx AND NOT 0x3F) as long as any address breakpoint is enabled through the Debug Control Register (DR7).

Implication: SMI handlers may not be able to identify the occurrence of I/O SMIs.

Workaround: It is possible for BIOS to contain a workaround for this erratum.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

#### AF41. Logical Processors May Not Detect Write-Back (WB) Memory Writes

**Problem:** Multiprocessor systems may use polling of memory semaphores to synchronize

software activity. Because of this erratum, if a logical processor is polling a WB memory location while it is being updated by another logical processor, the update

may not be detected.

Implication: System may livelock due to polling loop and undetected semaphore change. Intel has

not observed this erratum on commercially available systems.

Workaround: It is possible for BIOS to contain a workaround for this erratum.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.



AF42. Last Exception Record (LER) MSRs May be Incorrectly Updated

Problem: The LASTINTTOIP and LASTINTFROMIP MSRs (1DDH-1DEH) may contain incorrect

values after the following events: masked SSE2 floating-point exception, StopClk, NMI

and INT.

Implication: The value of the LER MSR may be incorrectly updated to point to a SIMD Floating-

Point instruction even though no exception occurred on that instruction or to point to an instruction that was preceded by a StopClk interrupt or rarely not to be updated on

Interrupts (NMI and INT).

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF43. At a 7:1 Core Frequency to Bus Clock Ratio, the Processor May

Livelock when Sending an EOI to MSI Interrupt

**Problem:** The CPU may encounter a livelock when sending EOI to MSI level interrupt due to

multiple retry requests from MCH at 7:1 core frequency to bus clock ratio.

**Implication:** The system will enter a livelock condition (hang).

Workaround: None. The Dual-Core Intel® Xeon® processor LV will not support a 7:1 core frequency

to bus clock ratio.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF44. SYSENTER/SYSEXIT Instructions Can Implicitly Load "Null Segment

Selector" to SS and CS Registers

**Problem:** According to the processor specification, attempting to load a null segment selector

into the CS and SS segment registers should generate a General Protection Fault (#GP). Although loading a null segment selector to the other segment registers is allowed, the processor will generate an exception when the segment register holding a null selector is used to access memory. However, the SYSENTER instruction can implicitly load a null value to the SS segment selector. This can occur if the value in SYSENTER\_CS\_MSR is between FFF8h and FFFBh when the SYSENTER instruction is executed. This behavior is part of the SYSENTER/SYSEXIT instruction definition; the content of the SYSTEM\_CS\_MSR is always incremented by 8 before it is loaded into the SS. This operation will set the null bit in the segment selector if a null result is generated, but it does not generate a #GP on the SYSENTER instruction itself. An exception will be generated as expected when the SS register is used to access memory, however. The SYSEXIT instruction will also exhibit this behavior for both CS and SS when executed with the value in SYSENTER CS MSR between FFF0h and

FFF3h, or between FFE8h and FFEBh, inclusive

**Implication:** These instructions are intended for operating system use. If this erratum occurs (and

the OS does not ensure that the processor never has a null segment selector in the SS or CS segment registers), the processor's behavior may become unpredictable,

possibly resulting in system failure.

**Workaround:** Do not initialize the SYSTEM\_CS\_MSR with the values between FFF8h and FFFBh, FFF0h and FFF3h, or FFE8h and FFEBh before executing SYSENTER or SYSEXIT.



**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF45. Simultaneous Access to the Same Page Translation Entries by Both

**Cores May Lead to Unexpected Processor Behavior** 

**Problem:** When the following conditions occur simultaneously, this may create a rare internal

condition which may lead to unexpected processor behavior.

• One core is updating a page table entry, including the processor setting the

Accessed and/or Dirty bits in the PTE as the result of an access

• The other core is using the same translation entry

**Implication:** Unpredictable behavior in the processor may lead to livelock and shutdown. Intel has

not observed this erratum with any commercially available software.

Workaround: None identified

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF46. Writing the Local Vector Table (LVT) when an Interrupt is Pending

**May Cause an Unexpected Interrupt** 

**Problem:** If a local interrupt is pending when the LVT entry is written, an interrupt may be taken

on the new interrupt vector even if the mask bit is set.

Implication: An interrupt may immediately be generated with the new vector when a LVT entry is

written, even if the new LVT entry has the mask bit set. If there is no Interrupt Service Routine (ISR) set up for that vector the system will GP fault. If the ISR does not do an End of Interrupt (EOI) the bit for the vector will be left set in the in-service

register and mask all interrupts at the same or lower priority.

Workaround: Any vector programmed into an LVT entry must have an ISR associated with it, even if

that vector was programmed as masked. This ISR routine must do an EOI to clear any unexpected interrupts that may occur. The ISR associated with the spurious vector does not generate an EOI, therefore the spurious vector should not be used

when writing the LVT.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF47. Using 2M/4M Pages When A20M# Is Asserted May Result in Incorrect

**Address Translations** 

**Problem:** An external A20M# pin if enabled forces address bit 20 to be masked (forced to zero)

to emulates real-address mode address wraparound at 1 megabyte. However, if all of

the following conditions are met, address bit 20 may not be masked.

paging is enabled

• a linear address has bit 20 set

• the address references a large page

A20M# is enabled

**Implication:** When A20M# is enabled and an address references a large page the resulting

translated physical address may be incorrect. This erratum has not been observed

with any commercially available operating system.



**Workaround:** Operating systems should not allow A20M# to be enabled if the masking of address bit 20 could be applied to an address that references a large page. A20M# is normally

only used with the first megabyte of memory.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF48. Counter Enable bit [22] of IA32\_CR\_PerfEvtSel0 and

IA32\_CR\_PerfEvtSel1 Do Not Comply with PerfMon (Architectural

**Performance Monitoring) Specification** 

**Problem:** According to the Architectural Performance Monitoring specification the two PerfMon

counters can be disabled/enabled through the corresponding Counter Enable bit [22]

of IA32\_CR\_PerfEvtSel0/1.

Due to this erratum the following occurs:

1. bit [22] of IA32\_CR\_PerfEvtSel0 enables/disables both counters

2. bit [22] of IA32\_CR\_PerfEvtSel1 doesn't function

Implication: ImplicatiSoftware cannot enable/disable only one of the two PerfMon counters through

the corresponding Counter Enable bit [22] of IA32\_CR\_PerfEvtSel0/1.

Workaround: Software should enable/disable both PerfMon counters together through Counter

Enable bit [22] of IA32\_CR\_PerfEvtSel0 only. Alternatively, Software can effectively disable any one of the counters by clearing both Krnl and App bits [17:16] in the

corresponding IA32\_CR\_PerfEvtSel0/1.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF49. Prior Premature Execution of a Load Operation to Exception Handler

Invocation

**Problem:** If any of the below circumstances occur it is possible that the load portion of the

instruction will have executed before the exception handler is entered.

If an instruction that performs a memory load causes a code segment limit

violation

• If a waiting X87 floating-point (FP) instruction or MMX<sup>™</sup> technology (MMX) instruction that performs a memory load has a floating-point exception pending.

• If an MMX or SSE/SSE2/SSE3/SSSE3 extensions (SSE) instruction that performs a

memory load and has either CR0.EM=1 (Emulation bit set), or a floating-point Top-of-

Stack (FP TOS) not equal to 0, or a DNA exception pending.

**Implication:** In normal code execution where the target of the load operation is to write back

memory there is no impact from the load being prematurely executed, or from the restart and subsequent re-execution of that instruction by the exception handler. If the target of the load is to uncached memory that has a system side-effect, restarting the instruction may cause unexpected system behavior due to the repetition of the side-effect. Particularly, while CR0.TS [bit 3] is set, a MOVD/MOVQ with MMX/XMM

register operands may issue a memory load before getting the DNA exception.

**Workaround:** Code which performs loads from memory that has side-effects can effectively

workaround this behavior by using simple integer-based load instructions when accessing side-effect memory and by ensuring that all code is written such that a code segment limit violation cannot occur as a part of reading from side-effect memory.



**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF50. Performance Monitoring Events for Retired Instructions (C0H) May

**Not Be Accurate** 

**Problem:** The INST RETIRED performance monitor may miscount retired instructions as follows:

• Repeat string and repeat I/O operations are not counted when a hardware interrupt is received during or after the last iteration of the repeat flow.

• VMLAUNCH and VMRESUME instructions are not counted.

• HLT and MWAIT instructions are not counted. The following instructions, if executed during HLT or MWAIT events, are also not counted:

a) RSM from a C-state SMI during an MWAIT instruction.

b) RSM from an SMI during a HLT instruction.

Implication: There may be a smaller than expected value in the INST RETIRED performance

monitoring counter. The extent to which this value is smaller than expected is

determined by the frequency of the above cases.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF51. #GP Fault is Not Generated on Writing IA32 MISC ENABLE [34]

When Execute Disable Bit is Not Supported

**Problem:** A #GP fault is not generated on writing to IA32 MISC ENABLE [34] bit in a processor

which does not support Execute Disable Bit functionality.

Implication: Writing to IA32\_MISC\_ENABLE [34] bit is silently ignored without generating a fault.

Workaround: None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF52. Update of Read/Write (R/W) or User/Supervisor (U/S) or Present (P)

**Bits without TLB Shootdown May Cause Unexpected Processor** 

**Behavior** 

**Problem:** Updating a page table entry by changing R/W, U/S or P bits without TLB shootdown

(as defined by the 4 step procedure in "Propagation of Page Table and Page Directory Entry Changes to Multiple Processors" In volume 3A of the IA-32 Intel® Architecture Software Developer's Manual), in conjunction with a complex sequence of internal processor micro-architectural events, may lead to unexpected processor behavior

**Implication:** This erratum may lead to livelock, shutdown or other unexpected processor behavior.

Intel has not observed this erratum on any commercially available systems.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.



AF53. SSE/SSE2 Streaming Store Resulting in a Self-Modifying Code (SMC)

**Event May Cause Unexpected Behavior** 

An SSE or SSE2 streaming store that results in a Self-Modifying Code (SMC) event Problem:

may cause unexpected behavior. The SMC event occurs on a full address match of

code contained in L1 cache.

**Implication:** Due to this erratum, any of the following events may occur:

1. A data access break point may be incorrectly reported on the instruction pointer (IP) just before the store instruction.

2. A non-cacheable store can appear twice on the external bus (the first time it will

write only 8 bytes, the second time it will write the entire 16 bytes).

Intel has not observed this erratum with any commercially available software.

Workaround: None identified.

Status: For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF54. **Shutdown Condition May Disable Non-Bootstrap Processors** 

**Problem:** When a logical processor encounters an error resulting in shutdown or VMX-Abort,

non-bootstrap processors in the package may be unexpectedly disabled.

**Implication:** Non-bootstrap logical processors in the package that have not observed the error

condition may be disabled and may not respond to INIT#, SMI#, NMI#, SIPI or other

events.

Workaround: When this erratum occurs, RESET# must be asserted to restore multi-core

functionality.

Status: For the steppings affected, see the **Summary Tables of Changes**.

AF55. Split Locked Stores May not Trigger the Monitoring Hardware

**Problem:** Logical processors normally resume program execution following the MWAIT, when

> another logical processor performs a write access to a WB cacheable address within the address range used to perform the MONITOR operation. Due to this erratum, a logical processor may not resume execution until the next targeted interrupt event or O/S timer tick following a locked store that spans across cache lines within the

monitored address range.

Implication: The logical processor that executed the MWAIT instruction may not resume execution

until the next targeted interrupt event or O/S timer tick in the case where the monitored address is written by a locked store which is split across cache lines.

**Workaround:** Do not use locked stores that span cache lines in the monitored address range.

Status: For the steppings affected, see the Summary Tables of Changes.

AF56. Writing Shared Unaligned Data that Crosses a Cache Line without

Proper Semaphores or Barriers May Expose a Memory Ordering Issue



**Problem:** Software which is written so that multiple agents can modify the same shared

unaligned memory location at the same time may experience a memory ordering issue if multiple loads access this shared data shortly thereafter. Exposure to this problem requires the use of a data write which spans a cache line boundary.

Implication: This erratum may cause loads to be observed out of order. Intel has not observed this

erratum with any commercially available software or system.

**Workaround:** Software should ensure at least one of the following is true when modifying shared data by multiple agents:

- The shared data is aligned

 Proper semaphores or barriers are used in order to prevent concurrent data accesses

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF57. MSRs Actual Frequency Clock Count (IA32\_APERF) or Maximum

Frequency Clock Count (IA32\_MPERF) May Contain Incorrect Data

after Machine Check Exception (MCE)

**Problem:** When an MCE occurs during execution of a RDMSR instruction for MSRs Actual

Frequency Clock Count (IA32\_APERF) or Maximum Frequency Clock Count

(IA32\_MPERF), the current and subsequent RDMSR instructions for these MSRs may

contain incorrect data

Implication: After an MCE event, accesses to the IA32\_APERF and IA32\_MPERF MSRs may return

incorrect data. A subsequent reset will clear this condition.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF58. An Enabled Debug Breakpoint or Single Step Trap May Be Taken after

MOV SS/POP SS Instruction if it is Followed by an Instruction That

**Signals a Floating Point Exception** 

**Problem:** A MOV SS/POP SS instruction should inhibit all interrupts including debug breakpoints

until after execution of the following instruction. This is intended to allow the

sequential execution of MOV SS/POP SS and MOV [r/e]SP, [r/e]BP instructions without

having an invalid stack during interrupt handling. However, an enabled debug

unexpected instruction boundary since the MOV SS/POP SS and the following

breakpoint or single step trap may be taken after MOV SS/POP SS if this instruction is followed by an instruction that signals a floating point exception rather than a MOV [r/e]SP, [r/e]BP instruction. This results in a debug exception being signaled on an

instruction should be executed atomically.

Implication: This can result in incorrect signaling of a debug exception and possibly a mismatched

Stack Segment and Stack Pointer. If MOV SS/POP SS is not followed by a MOV [r/e]SP, [r/e]BP, there may be a mismatched Stack Segment and Stack Pointer on any exception. Intel has not observed this erratum with any commercially available

software, or system.

**Workaround:** As recommended in the IA32 Intel® Architecture Software Developer's Manual, the use of MOV SS/POP SS in conjunction with MOV [r/e]SP, [r/e]BP will avoid the failure



since the MOV [r/e]SP, [r/e]BP will not generate a floating point exception. Developers of debug tools should be aware of the potential incorrect debug event signaling created by this erratum.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF59. Incorrect Address Computed For Last Byte of FXSAVE/FXRSTOR Image Lead to Partial Memory Update

**Problem:** A partial memory state save of the 512-byte FXSAVE image or a partial memory state restore of the FXRSTOR image may occur if a memory address exceeds the 64KB limit while the processor is operating in 16-bit mode or if a memory address exceeds the

4GB limit while the processor is operating in 32-bit mode.

**Implication:** FXSAVE/FXRSTOR will incur a #GP fault due to the memory limit violation as expected

but the memory state may be only partially saved or restored.

Workaround: Software should avoid memory accesses that wrap around the respective 16-bit and

32-bit mode memory limits

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF60. Values for LBR/BTS/BTM will be Incorrect after an Exit from SMM

**Problem:** After a return from SMM (System Management Mode), the CPU will incorrectly update

the LBR (Last Branch Record) and the BTS (Branch Trace Store), hence rendering their data invalid. The corresponding data if sent out as a BTM on the system bus will also

be incorrect.

Note: This issue would only occur when one of the three above mentioned debug

support facilities are used.

Implication: The value of the LBR, BTS, and BTM immediately after an RSM operation should not be

used.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF61. Using Memory Type Aliasing with Memory Types WB/WT May Lead to

**Unpredictable Behavior** 

**Problem:** Memory type aliasing occurs when a single physical page is mapped to two or more

different linear addresses, each with different memory type. Memory type aliasing with the memory types WB and WT may cause the processor to perform incorrect

operations leading to unpredictable behavior.

Implication: Software that uses aliasing of WB and WT memory types may observe unpredictable

behavior. Intel chipset-based platforms are not affected by this erratum.

**Workaround:** None identified. Intel does not support the use of WB and WT page memory type

aliasing.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.



#### AF62. AF62. Errata -- removed

#### AF63. EFLAGS Discrepancy on Page Faults after a Translation Change

**Problem:** This erratum is regarding the case where paging structures are modified to change a

linear address from writable to non-writable without software performing an appropriate TLB invalidation. When a subsequent access to that address by a specific

instruction (ADD, AND, BTC, BTR, BTS, CMPXCHG, DEC, INC, NEG, NOT, OR, ROL/ROR, SAL/SAR/SHL/SHR, SHLD, SHRD, SUB, XOR, and XADD) causes a page fault, the value saved for EFLAGS may incorrectly contain the arithmetic flag values that the EFLAGS register would have held had the instruction completed without fault.

This can occur even if the fault causes a VM exit or if its delivery causes a nested fault.

Implication: None identified. Although the EFLAGS value saved may contain incorrect arithmetic

flag values, Intel has not identified software that is affected by this erratum. This erratum will have no further effects once the original instruction is restarted because the instruction will produce the same results as if it had initially completed without a

page fault.

Workaround: If the page fault handler inspects the arithmetic portion of the saved EFLAGS value,

then system software should perform a synchronized paging structure modification

and TLB invalidation.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF64. Returning to Real Mode from SMM with EFLAGS.VM Set May Result in

**Unpredictable System Behavior** 

**Problem:** Returning back from SMM mode into real mode while EFLAGS.VM is set in SMRAM may

result in unpredictable system behavior.

**Implication:** If SMM software changes the values of the EFLAGS.VM in SMRAM, it may result in

unpredictable system behavior. Intel has not observed this behavior in commercially

available software.

Workaround: SMM software should not change the value of EFLAGS.VM in SMRAM.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

#### AF65. Performance Monitoring Event FP\_ASSIST May Not be Accurate

**Problem:** Returning back from SMM mode into real mode while EFLAGS.VM is set in SMRAM may result in unpredictable system behavior.

• FADD and FMUL instructions with a NaN (Not a Number) operand and a memory operand

• FDIV instruction with zero operand value in memory

In addition, an assist event may be counted when DAZ (Denormals-Are-Zeros) and FTZ (Flush-To-Zero) flags are turned on even though no actual assist occurs.

**Implication:** The counter value for the performance monitoring event FP\_ASSIST (11H) may be

larger than expected. The size of the error is dependent on the number of occurrences

of the above conditions while the event is active.



Workaround:

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF66. The BS Flag in DR6 May be Set for Non-Single-Step #DB Exception

**Problem:** PDR6 BS (Single Step, bit 14) flag may be incorrectly set when the TF (Trap Flag, bit

8) of the EFLAGS Register is set, and a #DB (Debug Exception) occurs due to one of

the following:

DR7 GD (General Detect, bit 13) being bit set;

INT1 instruction

Code breakpoint

Implication: The BS flag may be incorrectly set for non-single-step #DB exception.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF67. An Asynchronous MCE During a Far Transfer May Corrupt ESP

**Problem:** If an asynchronous machine check occurs during an interrupt, call through gate, FAR

RET or IRET and in the presence of certain internal conditions, ESP may be corrupted.

Implication: If the MCE (Machine Check Exception) handler is called without a stack switch, then a

triple fault will occur due to the corrupted stack pointer, resulting in a processor shutdown. If the MCE is called with a stack switch, e.g. when the CPL (Current Privilege Level) was changed or when going through an interrupt task gate, then the corrupted ESP will be saved on the new stack or in the TSS (Task State Segment), and

will not be used.

Workaround: Use an interrupt task gate for the machine check handler.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF68. BTM/BTS Branch-From Instruction Address May be Incorrect for

**Software Interrupts** 

**Problem:** When BTM (Branch Trace Message) or BTS (Branch Trace Store) is enabled, a software

interrupt may result in the overwriting of BTM/BTS branch-from instruction address by

the LBR (Last Branch Record) branch-from instruction address.

**Implication:** A BTM/BTS branch-from instruction address may get corrupted for software interrupts.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF69. Store to WT Memory Data May be Seen in Wrong Order by Two

Subsequent Loads

**Problem:** When data of Store to WT memory is used by two subsequent loads of one thread and

another thread performs cacheable write to the same address the first load may get



the data from external memory or L2 written by another core, while the second load will get the data straight from the WT Store.

**Implication:** Software that uses WB to WT memory aliasing may violate proper store ordering.

Workaround: Do not use WB to WT aliasing.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF70. Single Step Interrupts with Floating Point Exception Pending May Be

Mishandled

**Problem:** In certain circumstances, when a floating point exception (#MF) is pending during

single-step execution, processing of the single-step debug exception (#DB) may be

mishandled.

Implication: When this erratum occurs, #DB will be incorrectly handled as follows:

#DB is signaled before the pending higher priority #MF (Interrupt 16)

#DB is generated twice on the same instruction

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF71. Non-Temporal Data Store May be Observed in Wrong Program Order

**Problem:** The ENTER instruction is used to create a procedure stack frame. Due to this erratum,

if execution of the ENTER instruction results in a fault, the dynamic storage area of the resultant stack frame may contain unexpected values (i.e. residual stack data as a

result of processing the fault).

Implication: Software that uses non-temporal data without proper serialization before accessing

the non-temporal data may observe data in wrong program order.

**Workaround:** Software that conforms to the *Intel*® 64 and *IA-32 Architectures Software Developer's* 

Manual, Volume 3A, section "Buffering of Write Combining Memory Locations" will

operate correctly.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF72. Fault on ENTER Instruction May Result in Unexpected Values on Stack

Frame

**Problem:** The ENTER instruction is used to create a procedure stack frame. Due to this erratum,

if execution of the ENTER instruction results in a fault, the dynamic storage area of the resultant stack frame may contain unexpected values (i.e. residual stack data as a

result of processing the fault).

**Implication:** Data in the created stack frame may be altered following a fault on the ENTER

instruction. Please refer to "Procedure Calls For Block-Structured Languages" in *IA-32 Intel® Architecture Software Developer's Manual*, Vol. 1, Basic Architecture, for information on the usage of the ENTER instructions. This erratum is not expected to occur in ring 3. Faults are usually processed in ring 0 and stack switch occurs when



transferring to ring 0. Intel has not observed this erratum on any commercially available software.

**Workaround:** Software that conforms to the *Intel*® 64 and *IA-32 Architectures Software Developer's* 

Manual, Volume 3A, section "Buffering of Write Combining Memory Locations" will

operate correctly.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF73. Unaligned Accesses to Paging Structures may Cause the Processor to

Hang

**Problem:** When an unaligned access is performed on paging structure entries, accessing a

portion of two different entries simultaneously, the processor may live lock.

**Implication:** When this erratum occurs, the processor may live lock causing a system hang.

Workaround: Do not perform unaligned accesses on paging structure entries.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF74. Microcode Updates Performed During VMX Non-root Operation Could

**Result in Unexpected Behavior** 

**Problem:** When Intel® Virtualization Technology is enabled, microcode updates are allowed only

during VMX root operations. Attempts to apply microcode updates while in VMX non-root operation should be silently ignored. Due to this erratum, the processor may allow microcode updates during VMX non-root operations if not explicitly prevented by

the host software.

Implication: Microcode updates performed in non-root operation may result in unexpected system

behavior.

Workaround: Host software should intercept and prevent loads to IA32 BIOS UPDT TRIG MSR

(79H) during VMX non-root operations. There are two mechanism that can be used (1) Enabling MSR access protection in the VM-execution controls or (2) Enabling selective

MSR protection of IA32\_BIOS\_UPDT\_TRIG MSR.

**Status:** For the steppings affected, see the Summary Tables of Changes.

AF76. AF76. Page Access Bit May be Set Prior to Signaling a Code Segment

**Limit Fault** 

**Problem:** If code segment limit is set close to the end of a code page, then due to this erratum

the memory page Access bit (A bit) may be set for the subsequent page prior to

general protection fault on code segment limit.

**Implication:** When this erratum occurs, a non-accessed page which is present in memory and

follows a page that contains the code segment limit may be tagged as accessed.

Workaround: Erratum can be avoided by placing a guard page (non-present or non-executable

page) as the last page of the segment or after the page that includes the code

segment limit.



**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

**AF77.** Performance Monitoring Events for Hardware Prefetch Requests

(4EH) and Hardware Prefetch Request Cache Misses (4FH) May Not be

**Accurate** 

**Problem:** Performance monitoring events that count hardware prefetch requests and prefetch

misses may not be accurate.

Implication: This erratum may cause inaccurate counting for Hardware Prefetch Requests and

Hardware Prefetch Request Cache Misses.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF78. EFLAGS, CR0, CR4 and the EXF4 Signal May be Incorrect after

**Shutdown** 

**Problem:** When the processor is going into shutdown due to an RSM inconsistency failure,

EFLAGS, CR0 and CR4 may be incorrect. In addition the EXF4 signal may still be asserted. This may be observed if the processor is taken out of shutdown by NMI#.

Implication: Memory ordering may be violated between WC and WP stores.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF79. Store Ordering May be Incorrect between WC and WP Memory Types

**Problem:** According to Intel® 64 and IA-32 Intel Architecture Software Developer's Manual,

Volume 3A "Methods of Caching Available", WP (Write Protected) stores should drain the WC (Write Combining) buffers in the same way as UC (Uncacheable) memory type

stores do. Due to this erratum, WP stores may not drain the WC buffers.

**Implication:** Memory ordering may be violated between WC and WP stores.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF80. A WB Store Following a REP STOS/MOVS or FXSAVE May Lead to

**Memory-Ordering Violations** 

**Problem:** Under certain conditions, as described in the Software Developers Manual section

"Out-of-Order Stores For String Operations in Pentium 4, Intel Xeon, and P6 Family Processors", the processor may perform REP MOVS or REP STOS as write combining stores (referred to as "fast strings") for optimal performance. FXSAVE may also be internally implemented using write combining stores. Due to this erratum, stores of a WB (write back) memory type to a cache line previously written by a preceding fast

string/FXSAVE instruction may be observed before string/FXSAVE stores.



Implication: A write-back store may be observed before a previous string or FXSAVE related store.

Intel has not observed this erratum with any commercially available software.

Workaround: Software desiring strict ordering of string/FXSAVE operations relative to subsequent

write-back stores should add an MFENCE or SFENCE instruction between the string/FXSAVE operation and following store-order sensitive code such as that used for

synchronization.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

AF81. Corruption of CS Segment Register During RSM While Transitioning

From Real Mode to Protected Mode

**Problem:** During the transition from real mode to protected mode, if an SMI (System

Management Interrupt) occurs between the MOV to CR0 that sets PE (Protection Enable, bit 0) and the first far JMP, the subsequent RSM (Resume from System Management Mode) may cause the lower two bits of CS segment register to be

corrupted.

Implication: The corruption of the bottom two bits of the CS segment register will have no impact

unless software explicitly examines the CS segment register between enabling protected mode and the first far JMP. *Intel*<sup>®</sup> *64 and IA-32 Architectures Software Developer's Manual*, Volume 3A: System Programming Guide, Part 1, in the section titled "Switching to Protected Mode" recommends the far JMP immediately follows the write to CR0 to enable protected mode. Intel has not observed this erratum with any

commercially available software.

Workaround: None identified.

**Status:** For the steppings affected, see the <u>Summary Tables of Changes</u>.

§



# **Specification Changes**

There are no Specification Changes in this Specification Update revision.

**Note:** All specification changes will be incorporated into a future version of the appropriate processor documentation.

§



# **Specification Clarifications**

# 1. Enhanced Cache Error Reporting for D0 Stepping Specification Clarification

Beginning with the D0 stepping, enhanced cache error reporting - as described in Section 14.4 of the  $Intel^{®}$  64 and IA-32 Architectures Software Developer's Manual (SDM), Volume 3A: System Programming Guide – is supported by the processor. Older steppings use the original cache error reporting scheme. Please see the SDM, Volume 3A, for more details.

**Note:** All specification clarifications will be incorporated into a future version of the appropriate processor documentation.

§



# **Documentation Changes**

There are no documentation changes in this Specification Update revision.

**Note:** All document changes will be incorporated into a future version of the processor documentation.

**Note:** Documentation changes for Intel® 64 and IA-32 Architectures Software Developer Manual volumes 1, 2A, 2B, 3A, and 3B will be posted in a separate document named Intel® 64 and IA-32 Architectures Software Developer's Manual Documentation Changes. Follow the link below to become familiar with this file.

http://developer.intel.com/design/pentium4/specupdt/252046.htm

§