

# Intel<sup>®</sup> Server System R1304BTSSFAN Intel<sup>®</sup> Server System R1304BTLSFAN Intel<sup>®</sup> Server System R1304BTLSHBN

**Technical Product Specification** 

Intel order number G17455-005

**Revision 2.1** 

October, 2012



**Enterprise Platforms and Services Division – Marketing** 

# **Revision History**

| Date           | Revision Number | Modifications                                                                                                                                                                                                   |  |
|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| September 2010 | 0.1             | Initial release.                                                                                                                                                                                                |  |
| November 2010  | 0.5             | Updated the hardware info.                                                                                                                                                                                      |  |
| January 2011   | 0.7             | Updated S1200BTS info.                                                                                                                                                                                          |  |
| March 2011     | 1.0             | Updated Regulatory info.                                                                                                                                                                                        |  |
| May 2011       | 1.1             | <ul><li>Updated Chassis Dimensions info.</li><li>Updated Operation Temperature info.</li></ul>                                                                                                                  |  |
| January 2012   | 2.0             | <ul><li>Updated System Feature Set table.</li><li>Added a note in chapter 1.</li></ul>                                                                                                                          |  |
| October 2012   | 2.1             | <ul> <li>Updated Disclaimers.</li> <li>Updated description of System Feature Set.</li> <li>Added the caution for rack rails.</li> <li>Added the disclaimer note for system level environment limits.</li> </ul> |  |

## Disclaimers

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL®'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL® ASSUMES NO LIABILITY WHATSOEVER AND INTEL® DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL® PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT.

A "Mission Critical Application" is any application in which failure of the Intel<sup>®</sup> Product could result, directly or indirectly, in personal injury or death. SHOULD YOU PURCHASE OR USE INTEL<sup>®</sup>'S PRODUCTS FOR ANY SUCH MISSION CRITICAL APPLICATION, YOU SHALL INDEMNIFY AND HOLD INTEL<sup>®</sup> AND ITS SUBSIDIARIES, SUBCONTRACTORS, AND AFFILIATES, AND THE DIRECTORS, OFFICERS, AND EMPLOYEES OF EACH, HARMLESS AGAINST ALL CLAIMS COSTS, DAMAGES, AND EXPENSES AND REASONABLE ATTORNEYS' FEES ARISING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PRODUCT LIABILITY, PERSONAL INJURY, OR DEATH ARISING IN ANY WAY OUT OF SUCH MISSION CRITICAL APPLICATION, WHETHER OR NOT INTEL<sup>®</sup> OR ITS SUBCONTRACTOR WAS NEGLIGENT IN THE DESIGN, MANUFACTURE, OR WARNING OF THE INTEL<sup>®</sup> PRODUCT OR ANY OF ITS PARTS.

Intel<sup>®</sup> may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Intel<sup>®</sup> reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information. The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel<sup>®</sup> sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel<sup>®</sup> literature, may be obtained by calling 1-800-548-4725, or go to: http://www.intel.com/design/literature.htm

Intel, Pentium, Itanium, and Xeon are trademarks or registered trademarks of Intel Corporation.

\*Other brands and names may be claimed as the property of others.

Copyright © Intel Corporation 2012. All rights reserved.

# **Table of Contents**

| 1. | Introduc | stion                                               | 1 |
|----|----------|-----------------------------------------------------|---|
| 1  | .1       | Chapter Outline                                     | 1 |
| 1  | .2       | Server Board Use Disclaimer                         | 2 |
| 2. | Product  | Overview                                            | 3 |
| 2  | .1       | System Views                                        | 5 |
| 2  | .2       | Chassis Dimensions                                  | 5 |
| 2  | .3       | System Components                                   | 6 |
| 2  | .4       | System Boards                                       | В |
|    | 2.4.1    | Intel <sup>®</sup> Server System R1304BTSSFAN       | В |
|    | 2.4.2    | Intel <sup>®</sup> Server System R1304BTLSFAN       | В |
|    | 2.4.3    | Intel <sup>®</sup> Server System R1304BTLSHBN       | В |
| 2  | .5       | System Cooling                                      | В |
| 2  | .6       | Rack and Cabinet Mounting Options                   | 9 |
| 3. | 250W Po  | ower Subsystem10                                    | 0 |
| Э  | 5.1      | Mechanical Specifications10                         | C |
| Э  | .2       | Output Connectors                                   | 1 |
|    | 3.2.1    | Baseboard power connector (P1)12                    | 2 |
|    | 3.2.2    | Processor Power Connector (P2)12                    | 2 |
|    | 3.2.3    | SATA Hard Drive Power Connectors (P4, P5, P6, P7)12 | 2 |
|    | 3.2.4    | Mini SATA Hard Drive Power Connectors (P3)13        | 3 |
| Э  | .3       | AC Inlet Connector                                  | 3 |
|    | 3.3.1    | AC Power Cord Specification Requirements13          | 3 |
| З  | .4       | Marking and Identification14                        | 4 |
| З  | .5       | Efficiency14                                        | 4 |
| Э  | .6       | AC Input Voltage                                    | 4 |
| З  | .7       | Output Power/Currents14                             | 4 |
| З  | .8       | Protection Circuits                                 | 4 |
|    | 3.8.1    | Over Current Protection (OCP)15                     | 5 |
|    | 3.8.2    | Over Voltage Protection (OVP)15                     | 5 |
|    | 3.8.3    | Over Temperature Protection (OTP)15                 | 5 |
| 4. | 350W Po  | ower Subsystem10                                    | 6 |
| 4  | .1       | Mechanical Specifications16                         | 6 |
| 4  | .2       | Output Connectors                                   | 7 |
|    | 4.2.1    | Baseboard power connector (P1)18                    | 8 |
|    | 4.2.2    | Processor Power Connector (P2)18                    | В |
|    | 4.2.3    | SATA Hard Drive Power Connectors (P4, P5)19         | 9 |
|    | 4.2.4    | Mini SATA Hard Drive Power Connectors (P8)19        | 9 |
|    | 4.2.5    | AUX Power Connector (P3)19                          | 9 |

|     | 4.2.6                                          | Hot-swap Backplane Power Connector (P7)                       | 19 |  |  |
|-----|------------------------------------------------|---------------------------------------------------------------|----|--|--|
| 4   | 4.3 AC Inlet Connector                         |                                                               | 20 |  |  |
|     | 4.3.1                                          | AC Power Cord Specification Requirements                      | 20 |  |  |
| 4   | .4                                             | Marking and Identification                                    | 20 |  |  |
| 4   | .5                                             | Efficiency                                                    | 20 |  |  |
| 4   | .6                                             | AC Input Voltage                                              | 20 |  |  |
| 4   | .7                                             | Output Power/Currents                                         | 21 |  |  |
| 4   | .8                                             | Protection Circuits                                           | 21 |  |  |
|     | 4.8.1                                          | Over Current Protection (OCP)                                 | 21 |  |  |
|     | 4.8.2                                          | Over Voltage Protection (OVP)                                 | 22 |  |  |
|     | 4.8.3                                          | Over Temperature Protection (OTP)                             | 22 |  |  |
|     | 4.9                                            | PMBus                                                         | 22 |  |  |
|     | 4.9.1                                          | Related Documents                                             | 22 |  |  |
|     | 4.9.2                                          | Addressing                                                    | 22 |  |  |
| 5.  | Cooling                                        | Subsystem                                                     | 23 |  |  |
| 5   | .1                                             | Power Supply Fans                                             | 25 |  |  |
| 5   | .2                                             | CPU Air Duct                                                  | 25 |  |  |
| 6.  | Peripher                                       | ral and Hard Drive Support                                    | 27 |  |  |
| 6   | .1                                             | Optical Drive Support                                         | 28 |  |  |
|     | 6.1.1                                          | Optical Drive Support                                         | 28 |  |  |
| 6   | .2                                             | Hard Disk Drive Support                                       | 28 |  |  |
|     | 6.2.1                                          | System Fan Connectors                                         | 28 |  |  |
| 7.  | Front Co                                       | ontrol Panel                                                  | 29 |  |  |
|     | 7.1.1                                          | Power/Sleep LED                                               | 30 |  |  |
|     | 7.1.2                                          | System Status LED                                             | 30 |  |  |
|     | 7.1.3                                          | Drive Activity LED                                            | 30 |  |  |
| 8.  | PCI Rise                                       | er Cards and Assembly                                         | 31 |  |  |
| 9.  | Intel <sup>®</sup> Se                          | erver System R1304BTLSHBN Passive SAS/SATA Hot-swap Backplane | 32 |  |  |
|     | 9.1.1                                          | Hot-swap Drive Trays                                          | 33 |  |  |
| 10. | Support                                        | ed Intel <sup>®</sup> Server Boards                           | 34 |  |  |
| 11. | Environ                                        | mental Specifications                                         | 35 |  |  |
| 1   | 1.1                                            | System Level Environmental Limits                             | 35 |  |  |
| Ap  | pendix A                                       | : Integration and Usage Tips                                  | 36 |  |  |
| Ap  | pendix B                                       | Integrated BMC Sensor Tables                                  | 37 |  |  |
| Ap  | Appendix C: POST Code Diagnostic LED Decoder50 |                                                               |    |  |  |
| Ap  | Appendix D: POST Error Beep Codes53            |                                                               |    |  |  |
| Glo | ssary                                          |                                                               | 55 |  |  |
| Ref | Reference Documents                            |                                                               |    |  |  |

# List of Figures

| Figure 1. Intel <sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN                                          | 5   |
|---------------------------------------------------------------------------------------------------------------|-----|
| Figure 2. Intel <sup>®</sup> Server System R1304BTLSHBN                                                       | 5   |
| Figure 3. Intel <sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN Major System Components                  | 6   |
| Figure 4. Intel <sup>®</sup> Server System R1304BTLSHBN Major System Components                               | 7   |
| Figure 5. Intel <sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN Back Pan                    | el  |
| Features                                                                                                      | 8   |
| Figure 6. Power Supply Enclosure Drawing                                                                      | .11 |
| Figure 7. AC Power Cord Specifications                                                                        | .13 |
| Figure 8. Power Supply Enclosure Drawing                                                                      | .17 |
| Figure 9. AC Power Cord Specifications                                                                        | 20  |
| Figure 10. Intel <sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN Fan Module Assembly                     | .23 |
| Figure 11. Intel <sup>®</sup> Server System R1304BTLSHBN Fan Module Assembly                                  | .24 |
| Figure 12. Intel <sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN Air Duct                                | .25 |
| Figure 13. Intel <sup>®</sup> Server System R1304BTLSHBN Air Duct                                             | .26 |
| Figure 14. Intel <sup>®</sup> Server Systems R1304BTSSFAN/R1304BTLSFAN Drive Bays                             | .27 |
| Figure 15. Intel <sup>®</sup> Server Systems R1304BTLSHBN Drive Bays                                          | .28 |
| Figure 16. Intel <sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN Front                      | ~~  |
|                                                                                                               | .29 |
| Figure 17. PCI–E Riser Card Assembly for Intel® Server System R1304BTSSFAN,<br>R1304BTLSFAN, and R1304BTLSHBN | .31 |
| Figure 18. Intel <sup>®</sup> Server System R1304BTLSHBN Hot-swap Backplane                                   | .32 |

# List of Tables

| Table 1. System Feature Set                                                                  |
|----------------------------------------------------------------------------------------------|
| Table 2. Intel <sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN Dimensions5 |
| Table 3. Input Voltage Range10                                                               |
| Table 4. Intel <sup>®</sup> 250W PSU Cable Lengths11                                         |
| Table 5. P1 Main Power Connector12                                                           |
| Table 6. P2 Processor Power Connector12                                                      |
| Table 7. SATA Power Connector13                                                              |
| Table 8. SATA Power Connector13                                                              |
| Table 9. AC Input Rating14                                                                   |
| Table 10. Load Ratings14                                                                     |
| Table 11. Over Load Protection (OCP) Limits15                                                |
| Table 12. Over Voltage Protection (OVP) Limits15                                             |
| Table 13. Input Voltage Range16                                                              |
| Table 14. 350W PSU Cable Lengths18                                                           |
| Table 15. P1 Main Power Connector18                                                          |
| Table 16. P2 Processor Power Connector18                                                     |
| Table 17. SATA Power Connector19                                                             |
| Table 18. SATA Power Connector19                                                             |
| Table 19. AUX Power Connector    19                                                          |
| Table 20. P7 HSBP Power Connector19                                                          |
| Table 21. AC Input Rating20                                                                  |
| Table 22. Load Ratings21                                                                     |
| Table 23. Over Load Protection (OCP) Limits                                                  |
| Table 24. Over Voltage Protection (OVP) Limits    22                                         |
| Table 25. System Four-pin Fan Headers Pin-outs                                               |
| Table 26. Control Panel LED Functions                                                        |
| Table 27. SSI Power LED Operation                                                            |
| Table 28. Passive SATA/SAS Backplane Power Connector Pin-out                                 |
| Table 29. Passive SATA/SAS Backplane Connector to Hard Drive Pin-out                         |
| Table 30. System Environmental Limits Summary         35                                     |
| Table 31. BMC Core Sensors                                                                   |
| Table 32. POST Progress Code LED Example       50                                            |
| Table 33. POST Progress Codes50                                                              |
| Table 34. POST Error Messages and Handling                                                   |
| Table 35. POST Error Beep Codes54                                                            |

< This page is intentionally left blank. >

# 1. Introduction

The Intel<sup>®</sup> Server Systems R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN are 1U server systems.

- The Intel<sup>®</sup> Server System R1304BTSSFAN supports up to four fixed Serial ATA (SATA) hard disk drives. The Intel<sup>®</sup> Server System R1304BTSSFAN includes the Intel<sup>®</sup> Server Board S1200BTS.
- The Intel<sup>®</sup> Server System R1304BTLSFAN supports up to four fixed Serial ATA (SATA) hard disk drives. The Intel<sup>®</sup> Server System R1304BTLSFAN includes the Intel<sup>®</sup> Server Board S1200BTL.
- The Intel<sup>®</sup> Server System R1304BTLSHBN supports up to four hot-swappable SATA disk drives and includes the Intel<sup>®</sup> Server Board S1200BTL.
- The server boards and the server systems have features designed to support the highdensity server market. This chapter provides a high-level overview of the system features. Subsequent chapters provide greater detail for each major system component or feature.

Note: The products with the product codes of R1304BTLSFAN, R1304BTSSFAN, and R1304BTLSHBN can only support Intel<sup>®</sup>Xeon<sup>®</sup> E3-1200 processor, the 2<sup>nd</sup> Generation Intel<sup>®</sup> Core <sup>™</sup> i3 Processor. The products with the product codes of R1304BTLSFANR and R1304BTSSFANR or R1304BTLSHBNR can only support Intel<sup>®</sup> Xeon<sup>®</sup> E3-1200 processor, the 2<sup>nd</sup> Generation Intel<sup>®</sup> Core <sup>™</sup> i3 Processor, Intel<sup>®</sup> Xeon<sup>®</sup> E3-1200 V2 processor, or the 3<sup>rd</sup> Generation Intel<sup>®</sup> Core <sup>™</sup> i3 Processor.

### 1.1 Chapter Outline

This document is divided into the following chapters:

- Chapter 1 Introduction
- Chapter 2 Product Overview
- Chapter 3 250W Power Sub-system
- Chapter 4 350W Power Sub-system
- Chapter 5 Cooling Sub-system
- Chapter 6 Peripheral and Hard Drive Support
- Chapter 7 Front Control Panel
- Chapter 8 PCI Riser Cards and Assembly
- Chapter 9 Intel<sup>®</sup> Server System R1304BTLSHBN Passive SAS/SATA Hot-swap Backplane
- Chapter 10 Supported Intel<sup>®</sup> Server Boards
- Chapter 11 Environmental Specifications
- Appendix A Integration and Usage Tips
- Appendix B Integrated BMC Sensor Tables
- Appendix C POST Code Diagnostic LED Decoder
- Appendix D Post Error Beep Codes

- Glossary
- Reference Documents

### 1.2 Server Board Use Disclaimer

Intel Corporation server boards contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel<sup>®</sup> ensures through its own chassis development and testing that when Intel<sup>®</sup> server building blocks are used together, the fully integrated system meets the intended thermal requirements of these components. It is the responsibility of the system integrator who chooses not to use Intel<sup>®</sup> developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of airflow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits.

# 2. Product Overview

The Intel<sup>®</sup> Server System R1304BTLSFAN and R1304BTLSHBN are both of 1U server system designed to support the Intel<sup>®</sup> Server Board S1200BTL. The Intel<sup>®</sup> Server System R1304BTSSFAN is 1U server system designed to support the Intel<sup>®</sup> Server Board S1200BTS. Intel<sup>®</sup> Server Board S1200BTL, Intel<sup>®</sup> Server Board S1200BTS and the systems have features designed to support the entry-level market. This chapter provides a high-level overview of the system features. The following chapters provide greater detail for each major system component or feature.

| Feature      | Description                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Server Board | Intel <sup>®</sup> Server System R1304BTLSFAN/R1304BTLSHBN:                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|              | <ul> <li>Intel<sup>®</sup> Server Board S1200BTL</li> </ul>                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|              | Intel <sup>®</sup> Server System R1304BTSSFAN:                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|              | Intel <sup>®</sup> Server Board S1200BTS                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Processors   | Support for one Intel <sup>®</sup> Xeon <sup>®</sup> E3-1200 processor, Intel <sup>®</sup> Xeon <sup>®</sup> E3-1200 V2         processor, the 2 <sup>nd</sup> Generation Intel <sup>®</sup> Core ™ i3 Processor or the 3 <sup>rd</sup> Generation Intel <sup>®</sup> Core ™ i3 Processor in FC-LGA 1155 socket package.         • 5.0 GT/s point-to-point DMI interface to PCH |  |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Memory       | Two memory channels:                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|              | Op to 2 ODIMMs per channel     22 OD maximum with v0 ECC UDIMM (2 Ch. DDAM)                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Chipset      | Intel <sup>®</sup> Server Board S1200BTL:                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|              | <ul> <li>Support for Intel<sup>®</sup> C204 Platform Controller Hub (PCH)</li> </ul>                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|              | <ul> <li>ServerEngines<sup>*</sup> LLC Pilot III BMC controller (Integrated BMC)</li> </ul>                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|              | Intel <sup>®</sup> Server Board S1200BTS:                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|              | <ul> <li>Support for Intel<sup>®</sup> C202 Platform Controller Hub (PCH)</li> </ul>                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| I/O          | Intel <sup>®</sup> Server System R1304BTLSFAN/R1304BTLSHBN:                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|              | External connections:                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|              | <ul> <li>DB-15 video connector</li> </ul>                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|              | <ul> <li>DB-9 serial Port A connector</li> </ul>                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|              | <ul> <li>Four USB ports on two USB/LAN combo connectors at rear of board</li> </ul>                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|              | <ul> <li>Two USB ports on front panel</li> </ul>                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|              | Internal connections:                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|              | <ul> <li>Two USB 2x5 pin headers, each supporting two USB 2.0 ports</li> </ul>                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|              | <ul> <li>One 2x5 Serial Port B headers</li> </ul>                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|              | <ul> <li>One SATA RAID key connector</li> </ul>                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|              | <ul> <li>Two 6Gb/s SATA ports and four 3Gb/s SATA ports</li> </ul>                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|              | <ul> <li>One SAS mezzanine slot for optional SAS module</li> </ul>                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|              | One TPM module connector                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|              | One RMM4 module connector                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|              | Intel <sup>®</sup> Server System R1304BTSSFAN:                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|              | External connections:                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|              | <ul> <li>DB-15 video connector</li> </ul>                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |

#### Table 1. System Feature Set

| Feature                | Description                                                                                                                                                 |  |  |  |  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                        | <ul> <li>DB-9 serial Port A connector</li> </ul>                                                                                                            |  |  |  |  |
|                        | <ul> <li>Four USB ports on two USB/LAN combo connectors at rear of board</li> </ul>                                                                         |  |  |  |  |
|                        | <ul> <li>Two USB ports on front panel</li> </ul>                                                                                                            |  |  |  |  |
|                        | Internal connections:                                                                                                                                       |  |  |  |  |
|                        | <ul> <li>One USB 2x5 pin headers, supporting two USB 2.0 ports</li> </ul>                                                                                   |  |  |  |  |
|                        | <ul> <li>One SATA RAID key connector</li> </ul>                                                                                                             |  |  |  |  |
|                        | Six 3Gb/s SATA ports                                                                                                                                        |  |  |  |  |
| Video                  | Intel <sup>®</sup> Server System R1304BTLSFAN/R1304BTLSHBN:                                                                                                 |  |  |  |  |
|                        | Onboard ServerEngines* LLC Pilot II BMC Controller                                                                                                          |  |  |  |  |
|                        | <ul> <li>Integrated 2D Video Controller</li> </ul>                                                                                                          |  |  |  |  |
|                        | <ul> <li>External 32MB (or above) DDR3 800MHz memory</li> </ul>                                                                                             |  |  |  |  |
|                        | Intel <sup>®</sup> Server System R1304BTSSFAN:                                                                                                              |  |  |  |  |
|                        | <ul> <li>Silicon Motion SM712GX04LF02-BA</li> </ul>                                                                                                         |  |  |  |  |
| LAN                    | One Gigabit Ethernet device 82574L connect to PCI-E x1 interfaces on the PCH.<br>One Gigabit Ethernet PHY 82579 connected to PCH through PCI-E x1 interface |  |  |  |  |
| Expansion Capabilities | One x8 PCI Express* PCI riser slot capable of supporting a low-profile PCI Express* add-in card.                                                            |  |  |  |  |
| Hard Drive Options     | Four SATA drives                                                                                                                                            |  |  |  |  |
| Peripherals            | Slimline bay for slimline SATA optical drive                                                                                                                |  |  |  |  |
|                        | One PCI Express* x8 Add-in Card slot (Gen 2)                                                                                                                |  |  |  |  |
| Control Panel          | Standard control panel                                                                                                                                      |  |  |  |  |
| LEDS and displays      | LEDs with standard control panel:                                                                                                                           |  |  |  |  |
|                        | <ul> <li>NIC1 Activity</li> </ul>                                                                                                                           |  |  |  |  |
|                        | NIC2 Activity                                                                                                                                               |  |  |  |  |
|                        | <ul> <li>Power/Sleep</li> </ul>                                                                                                                             |  |  |  |  |
|                        | <ul> <li>System Status</li> </ul>                                                                                                                           |  |  |  |  |
|                        | Hard Drive Activity                                                                                                                                         |  |  |  |  |
| Power supply           | Intel <sup>®</sup> Server System R1304BTLSFAN/R1304BTSSFAN:                                                                                                 |  |  |  |  |
|                        | <ul> <li>Single 250-W power supply</li> </ul>                                                                                                               |  |  |  |  |
|                        | Intel <sup>®</sup> Server System R1304BTLSHBN:                                                                                                              |  |  |  |  |
|                        | <ul> <li>Single 350-W power supply</li> </ul>                                                                                                               |  |  |  |  |
| Fans                   | Three non-redundant, variable-speed system cooling fans                                                                                                     |  |  |  |  |
| Server Management      | Intel <sup>®</sup> Server System R1304BTLSFAN/R1304BTLSHBN:                                                                                                 |  |  |  |  |
|                        | Onboard LLC Pilot III Controller (iBMC)                                                                                                                     |  |  |  |  |
|                        | <ul> <li>Integrated Baseboard Management Controller (Integrated BMC), IPMI 2.0<br/>compliant</li> </ul>                                                     |  |  |  |  |
|                        | <ul> <li>Integrated 2D video controller on PCI-E x1</li> </ul>                                                                                              |  |  |  |  |
|                        | <ul> <li>Optional Intel<sup>®</sup> Remote Management Module 4 (RMM4) lite and optional<br/>dedicated NIC module.</li> </ul>                                |  |  |  |  |
| Security               | Intel <sup>®</sup> TPM module connector                                                                                                                     |  |  |  |  |

### 2.1 System Views



Figure 1. Intel<sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN



Figure 2. Intel<sup>®</sup> Server System R1304BTLSHBN

### 2.2 Chassis Dimensions

Table 2. Intel<sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN Dimensions

| Height | 1.67 inches (4.24 centimeters)  |
|--------|---------------------------------|
| Width  | 17.25inches (43.82 centimeters) |
| Depth  | 21.8 inches (55.37 centimeters) |

## 2.3 System Components



| А | Rack handles (two)     | F | System Memory DIMM slots           |
|---|------------------------|---|------------------------------------|
| В | Server Board           | G | Cooling Fans                       |
| С | PCIe* Riser Assembly   | Н | Front Panel                        |
| D | Processor and Heatsink | Ι | Hard Drive Bays                    |
| Е | Power supply           | J | Front Panel Slimline optical drive |

Figure 3. Intel<sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN Major System Components



AF003565

| А | Rack handles (two)     | F | System Memory DIMM slots |
|---|------------------------|---|--------------------------|
| В | Server Board           | G | Cooling Fans             |
| С | PCIe* Riser Assembly   | Н | Front Panel Board        |
| D | Processor and Heatsink | Ι | Hard Drive Bays          |
| E | Power supply           | J | Slimline optical drive   |

#### Figure 4. Intel<sup>®</sup> Server System R1304BTLSHBN Major System Components

The I/O connector locations on the back of the system are pre-cut, so an I/O shield is not required. The EMI gasket is pre-installed to maintain electromagnetic interference (EMI) compliance levels. The layout arrangement is the same for both the fixed and hot-swap systems.



AF003566

| Α | AC Power Connector               | Е | NIC 2 Connector (10/100/1000 Mb) |
|---|----------------------------------|---|----------------------------------|
| В | Serial Port A                    | F | PCI Express* Slot                |
| С | Video Connector                  | G | USB Ports                        |
| D | NIC 1 Connector (10/100/1000 Mb) | Н | USB Ports                        |

# Figure 5. Intel<sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN Back Panel Features

### 2.4 System Boards

The Intel<sup>®</sup> Server Systems R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN include system boards used as internal interconnects and provide feature accessibility. The following section provides a brief description for each.

### 2.4.1 Intel<sup>®</sup> Server System R1304BTSSFAN

The Intel<sup>®</sup> Server System R1304BTSSFAN includes an Intel<sup>®</sup> Server Board S1200BTS. This board supports a PCI Express\* riser card.

• PCI Express\* Riser Card – Supports a single, low-profile x8 PCI Express\* riser card.

### 2.4.2 Intel<sup>®</sup> Server System R1304BTLSFAN

The Intel<sup>®</sup> Server System R1304BTLSFAN includes an Intel<sup>®</sup> Server Board S1200BTL. This board supports a PCI Express\* riser card.

PCI Express\* Riser Card – Supports a single, low-profile x8 PCI Express\* riser card.

#### 2.4.3 Intel<sup>®</sup> Server System R1304BTLSHBN

The Intel<sup>®</sup> Server System R1304BTLSHBN includes an Intel<sup>®</sup> Server Board S1200BTL. This board supports one riser card options. The Intel<sup>®</sup> Server System R1304BTLSHBN supports a hot-swap SATA/SAS back plane with four SATA/SAS drives.

PCI Express\* Riser Card – Supports a single, low-profile x8 PCI Express\* riser card.

### 2.5 System Cooling

The Intel<sup>®</sup> Server System R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN provide three, non-redundant system cooling fans. When external ambient temperatures remain within specified limits, the cooling system provides sufficient air flow for all drive configurations, processors, supported memory, and add-in cards.

### 2.6 Rack and Cabinet Mounting Options

The server systems were designed to support 19-inches wide by up to 30-inches deep server cabinets. The server systems support the following rack mount option:

Slide rail kit (Product order code – AXXVRAIL): Designed to mount the chassis into a standard (19-inch by up to 30-inch deep) EIA-310D compatible server cabinet.

**CAUTION:** THE MAXIMUM RECOMMENDED SERVER WEIGHT FOR THE RACK RAILS CAN BE FOUND at <u>http://www.intel.com/support/motherboards/server/sb/CS-033655.htm</u>. EXCEEDING THE MAXIMUM RECOMMENDED WEIGHT OR MISALIGNMENT OF THE SERVER MAY RESULT IN FAILURE OF THE RACK RAILS HOLDING THE SERVER. Use of a mechanical assist to install and align server into the rack rails is recommended.

# 3. 250W Power Subsystem

The power subsystem of the server systems consists of a single, non-redundant 250-W power supply with five outputs: 3.3 V, 5 V, 12 V, -12V and 5 VSB. The form factor fits into a 1U system and provides a wire harness output to the system. An IEC connector is provided on the external face for AC input to the power supply. The power supply provides one; non-redundant 40 mm fan for self -cooling. The power supply fans also provide additional airflow for parts of the system.

The power supply operates within the following voltage ranges and ratings:

| PARAMETER          | MIN     | RATED        | MAX     | Max Input AC Current |
|--------------------|---------|--------------|---------|----------------------|
| Line Voltage (110) | 90Vrms  | 100-127 Vrms | 140Vrms | 6 Arms <sup>1</sup>  |
| Line Voltage (220) | 180Vrms | 200-240 Vrms | 264Vrms | 3 Arms <sup>2</sup>  |
| Frequency          | 47 Hz   | 50/60Hz      | 63 Hz   |                      |

#### Table 3. Input Voltage Range

Notes:

1. Maximum input current at low input voltage range should be measured at 90Vac, at max. load.

2. Maximum input current at high input voltage range should be measured at 180VAC, at max. load.

The power supply must operate within all specified limits over the following input voltage ranges shown in the table. Harmonic distortion of up to 10% Total Harmonic Distortion (THD) must not cause the power supply to go out of specified limits.

### 3.1 Mechanical Specifications

The 1U 250 W power supply is designed specifically for use in the Intel<sup>®</sup> Server Systems R1304BTSSFAN and R1304BTLSFAN. The physical size of the power supply enclosure is intended to accommodate power ranges from 250 W. The power supply size is 40 mm x 81.5 mm x 150 mm and has a wire harness for the DC outputs. The AC input plugs directly into the external face of the power supply; refer to the following figure for more information.



Figure 6. Power Supply Enclosure Drawing

Note: All dimensions are in millimeter.

### 3.2 Output Connectors

Listed or recognized component appliance wiring material (AVLV2), CN, **rated min 80°C**, 300 VDC should be used for all output wiring.

| From                         | Length<br>(mm) | To connector # | Description                |
|------------------------------|----------------|----------------|----------------------------|
| Power Supply cover exit hole | 230            | P1             | Baseboard Power Connector  |
| Power Supply cover exit hole | 220            | P2             | Processor Power Connector  |
| Power Supply cover exit hole | 440            | P7             | SATA Drive Power Connector |

| Table 4. Intel <sup>®</sup> | 250W | PSU | Cable | Lengths |
|-----------------------------|------|-----|-------|---------|
|-----------------------------|------|-----|-------|---------|

| From                         | Length<br>(mm) | To connector # | Description                     |
|------------------------------|----------------|----------------|---------------------------------|
| Power Supply cover exit hole | 600            | P3             | Mini SATA Drive Power Connector |
| P7                           | 185            | P6             | SATA Drive Power Connector      |
| P6                           | 185            | P5             | SATA Drive Power Connector      |
| P5                           | 185            | P4             | SATA Drive Power Connector      |

### 3.2.1 Baseboard power connector (P1)

Connector housing: 24-Pin Molex\* Mini-Fit Jr. 39-01-2200 or equivalent. Contact: Molex\* Mini-Fit, HCS, female, crimp 44476-1111 or equivalent approved by Intel<sup>®</sup>.

| Pin | Signal  | 18 AWG Color         | Pin | Signal   | 18 AWG Color      |
|-----|---------|----------------------|-----|----------|-------------------|
| 1*  | +3.3VDC | Orange               | 11  | +3.3VDC  | Orange            |
|     | 3.3V S  | Orange (24AWG)       | 12  | -12VDC   | Blue              |
| 2   | +3.3VDC | Orange               | 13  | GND      | Black             |
| 3   | GND     | Black                | 14  | PSON#    | Green (24AWG)     |
| 4   | +5VDC   | Red                  | 15* | GND      | Black             |
| 5   | GND     | Black                |     | COMRS    | Black (24AWG)     |
| 6   | +5VDC   | Red                  | 16  | GND      | Black             |
| 7   | GND     | Black                | 17  | GND      | Black             |
| 8   | PWR OK  | Gray                 | 18  | Reserved | N.C.              |
| 9   | 5 VSB   | Purple               | 19  | +5VDC    | Red               |
| 10* | +12V    | Yellow               | 20* | +5VDC    | Red               |
|     | 12VRS   | Yellow/White (24AWG) |     | 5VRS     | Red/White (24AWG) |

#### Table 5. P1 Main Power Connector

Notes:

- 1. Remote Sense wire double-crimped.
- 2. P1 add cable bend requirement at P1.

### 3.2.2 Processor Power Connector (P2)

Connector housing: 8-Pin Molex\* 39-01-2085 or equivalent. Contact: 44476-1111 or equivalent.

#### Table 6. P2 Processor Power Connector

| Pin | Signal | 20 AWG color | Pin | Signal | 20 AWG Color |
|-----|--------|--------------|-----|--------|--------------|
| 1   | COM    | Black        | 5   | +12V   | Yellow       |
| 2   | COM    | Black        | 6   | +12V   | Yellow       |
| 3   | COM    | Black        | 7   | +12V   | Yellow       |
| 4   | СОМ    | Black        | 8   | +12V   | Yellow       |

### 3.2.3 SATA Hard Drive Power Connectors (P4, P5, P6, P7)

Connector housing: JWT A3811H00-5P (94V2) or equivalent. Contact: JWT A3811TOP-0D or equivalent.

| Pin | Signal | 18 AWG Color |
|-----|--------|--------------|
| 1   | +3.3V  | Orange       |
| 2   | GND    | Black        |
| 3   | +5VDC  | Red          |
| 4   | GND    | Black        |
| 5   | +12V   | Yellow       |

#### Table 7. SATA Power Connector

### 3.2.4 Mini SATA Hard Drive Power Connectors (P3)

Connector housing: AMPHENDOL\* SSATA-111-1201-1-3 or equivalent.

#### Table 8. SATA Power Connector

| Pin | Signal | 18 AWG Color |
|-----|--------|--------------|
| 1   | N/C    | N/C          |
| 2   | +5V    | Red          |
| 3   | +5V    | Red          |
| 4   | N/C    | N/C          |
| 5   | GND    | Black        |
| 6   | GND    | Black        |

### 3.3 AC Inlet Connector

The AC input connector should be an *IEC 320 C-14* power inlet. This inlet is rated for 10A/250 VAC.

### 3.3.1 AC Power Cord Specification Requirements

The AC power cord must meet the following specification requirements:

| Cable Type         | SJT    |
|--------------------|--------|
| Wire Size          | 16 AWG |
| Temperature Rating | 105⁰C  |
| Amperage Rating    | 13 A   |
| Voltage Rating     | 125 V  |



Figure 7. AC Power Cord Specifications

### 3.4 Marking and Identification

The power supply module marking supports the following requirements: safety agency requirements, government requirements (if required, for example, point of manufacturing), power supply vendor requirements, and Intel<sup>®</sup> manufacturing and field support requirements.

### 3.5 Efficiency

The power supply should have a recommended efficiency of 85% at maximum load and over the specified AC voltage.

### 3.6 AC Input Voltage

The power supply must operate within all specified limits over the following input voltage ranges, shown in the following table.

| Parameter          | Min     | Rated        | Max     | Max Input AC Current |
|--------------------|---------|--------------|---------|----------------------|
| Line Voltage (110) | 90Vrms  | 100-127 Vrms | 140Vrms | 6 Arms1              |
| Line Voltage (220) | 180Vrms | 200-240 Vrms | 264Vrms | 3 Arms2              |
| Frequency          | 47 Hz   | 50/60Hz      | 63 Hz   |                      |

#### Table 9. AC Input Rating

Notes:

1. Maximum input current at low input voltage range should be measured at 90 VAC at max. load.

2. Maximum input current at high input voltage range should be measured at 180 VAC at max. load.

### 3.7 Output Power/Currents

The following tables define two power and current ratings for this 350-W power supply. The combined output power of all outputs should not exceed the rated output power. The power supply must meet both static and dynamic voltage regulation requirements for the minimum loading conditions.

#### Table 10. Load Ratings

| Voltage | Minimum | Maximum | Output Power |
|---------|---------|---------|--------------|
| +3.3 V  | 0.1 A   | 6 A     | 19.8 W       |
| +5 V    | 0.1 A   | 12 A    | 60 W         |
| +12 V   | 0.75 A  | 17 A    | 204 W        |
| -12 V   | 0 A     | 0.5 A   | 6 W          |
| +5 VSB  | 0.05 A  | 2.0 A   | 10 W         |

Notes:

1. The total output for this PSU is 250W.

2. The total output of +3.3V&+5V will not exceed 60W

3. Peak power shall be 300W for 10sec. The peak 12V current shall be 1sec.

### 3.8 Protection Circuits

Protection circuits inside the power supply should cause only the power supply's main outputs to shut down. If the power supply latches off due to a protection circuit tripping, an AC cycle

OFF for 15sec min (with +5VSB/0.1A) and a PSON# cycle HIGH for 1sec shall be able to reset the power supply.

### 3.8.1 Over Current Protection (OCP)

Each output shall have individual OCP protection circuits. The PSU shall shutdown and latch off after an over current condition occurs. Whereas OCP of +5VSB shall turn the power supply into "hiccup mode" until the OCP condition removed. The values are measured at the PSU harness connectors and shall not be damaged from repeated power cycling in this condition. There shall be current sensors and limit circuits to shut down the entire power supply if the limit is exceeded. The limits are listed below.

| Output Voltage | Continuous Load   |                   |  |
|----------------|-------------------|-------------------|--|
|                | Current Limit MIN | Current Limit MAX |  |
| +12V           | 23A               | 25A               |  |
| +5V            | 14.4 A            | 25A               |  |
| +3.3V          | 15A               | 30A               |  |
| -12V           |                   | 4A                |  |
| +5VSB          |                   | 4.5A              |  |

#### Table 11. Over Load Protection (OCP) Limits

### 3.8.2 Over Voltage Protection (OVP)

Each output shall have individual OVP protection circuits built in and it shall be locally sensed. The PSU shall shutdown and latch off after an over voltage condition occurs. The output voltages are measured at the harness connectors. The voltage shall never exceed the maximum levels when measured at the power pins of the output harness connector during any single point of fail. The voltage shall never trip any lower than the minimum levels when measured at the power pins of the connector.

| Output Voltage | OVP MIN (V) | OVP MAX (V) |
|----------------|-------------|-------------|
| +3.3V          | 3.7         | 4.5         |
| +5V            | 5.6         | 6.5         |
| +12V           | 13.3        | 15.6        |
| -12V           | -13.3       | -15.6       |
| +5VSB          | 5.6         | 6.5         |

#### Table 12. Over Voltage Protection (OVP) Limits

### 3.8.3 Over Temperature Protection (OTP)

The power supply shall be protected against over temperature conditions caused by loss of fan cooling or excessive ambient temperature. In an OTP condition the PSU will shut down. When the power supply temperature drops to within specified limits, the power supply shall restore power automatically, while the +5VSB remains always on. The OTP trip level shall have a minimum of 4° C of ambient temperature hysteresis, so that the power supply will not oscillate on and off due to temperature recovery condition.

# 4. 350W Power Subsystem

The power subsystem of the server systems consists of a single, non-redundant 350-W power supply with five outputs: 3.3 V, 5 V, 12 V, -12V, and 5 VSB. The form factor fits into a 1U system and provides a wire harness output to the system. An IEC connector is provided on the external face for AC input to the power supply. The power supply provides one; non-redundant 40 mm fan for self-cooling. The power supply fans also provide additional airflow for parts of the system.

The power supply operates within the following voltage ranges and ratings:

| Parameter          | Min                 | Rated                    | Max                 | Max Input AC Current            |
|--------------------|---------------------|--------------------------|---------------------|---------------------------------|
| Line Voltage (110) | 90V <sub>rms</sub>  | 100-127 V <sub>rms</sub> | 140V <sub>rms</sub> | 6 A <sub>rms</sub> <sup>1</sup> |
| Line Voltage (220) | 180V <sub>rms</sub> | 200-240 V <sub>rms</sub> | 264V <sub>rms</sub> | $3 A_{rms}^{2}$                 |
| Frequency          | 47 Hz               | 50/60Hz                  | 63 Hz               |                                 |

#### Table 13. Input Voltage Range

Notes:

1. Maximum input current at low input voltage range shall be measured at 90Vac, at max. load.

2. Maximum input current at high input voltage range shall be measured at 180VAC, at max. load.

The power supply must operate within all specified limits over the following input voltage ranges shown in the table. Harmonic distortion of up to 10% Total Harmonic Distortion (THD) must not cause the power supply to go out of specified limits.

### 4.1 Mechanical Specifications

The 1U 350 W power supply is designed specifically for use in the Intel<sup>®</sup> Server Systems R1304BTLSHBN. The physical size of the power supply enclosure is intended to accommodate power ranges from 350 W. The power supply size is 40 mm x 81.5mm x 150 mm and has a wire harness for the DC outputs. The AC input plugs directly into the external face of the power supply; refer to the following figure for more information.





#### Note:

All dimensions are in millimeter.

### 4.2 Output Connectors

Listed or recognized component appliance wiring material (AVLV2), CN, **rated min 80°C**, 300 VDC should be used for all output wiring.

| From                         | Length<br>(mm) | To connector # | Description                     |
|------------------------------|----------------|----------------|---------------------------------|
| Power Supply cover exit hole | 230            | P1             | Baseboard Power Connector       |
| Power Supply cover exit hole | 220            | P2             | Processor Power Connector       |
| Power Supply cover exit hole | 150            | P3             | AUX Power Connector             |
| Power Supply cover exit hole | 340            | P7             | 2 x 4 HSBP Power Connector      |
| P7                           | 100            | P5             | SATA Drive Power Connector      |
| P5                           | 145            | P4             | SATA Drive Power Connector      |
| Power Supply cover exit hole | 600            | P8             | Mini SATA Drive Power Connector |

#### Table 14. 350W PSU Cable Lengths

### 4.2.1 Baseboard power connector (P1)

Connector housing: 24-Pin Molex\* Mini-Fit Jr. 39-01-2200 or equivalent.

Contact: Molex\* Mini-Fit, HCS, female, crimp 44476-1111 or equivalent approved by Intel<sup>®</sup>.

| Pin | Signal  | 18 AWG Color         | Pin | Signal   | 18 AWG Color      |
|-----|---------|----------------------|-----|----------|-------------------|
| 1*  | +3.3VDC | Orange               | 11  | +3.3VDC  | Orange            |
|     | 3.3V S  | Orange (24AWG)       | 12  | -12VDC   | Blue              |
| 2   | +3.3VDC | Orange               | 13  | GND      | Black             |
| 3   | GND     | Black                | 14  | PSON#    | Green (24AWG)     |
| 4   | +5VDC   | Red                  | 15* | GND      | Black             |
| 5   | GND     | Black                |     | COMRS    | Black (24AWG)     |
| 6   | +5VDC   | Red                  | 16  | GND      | Black             |
| 7   | GND     | Black                | 17  | GND      | Black             |
| 8   | PWR OK  | Gray                 | 18  | Reserved | N.C.              |
| 9   | 5 VSB   | Purple               | 19  | +5VDC    | Red               |
| 10* | +12V    | Yellow               | 20* | +5VDC    | Red               |
|     | 12VRS   | Yellow/White (24AWG) |     | 5VRS     | Red/White (24AWG) |

#### Table 15. P1 Main Power Connector

Notes:

1. Remote Sense wire double-crimped.

2. P1 add cable bend requirement at P1.

### 4.2.2 Processor Power Connector (P2)

Connector housing: 8-Pin Molex\* 39-01-2085 or equivalent.

Contact: 44476-1111 or equivalent.

#### Table 16. P2 Processor Power Connector

| Pin | Signal | 20 AWG color | Pin | Signal | 20 AWG Color |
|-----|--------|--------------|-----|--------|--------------|
| 1   | COM    | Black        | 5   | +12V   | Yellow       |
| 2   | СОМ    | Black        | 6   | +12V   | Yellow       |
| 3   | СОМ    | Black        | 7   | +12V   | Yellow       |
| 4   | СОМ    | Black        | 8   | +12V   | Yellow       |

### 4.2.3 SATA Hard Drive Power Connectors (P4, P5)

Connector housing: JWT A3811H00-5P (94V2) or equivalent.

Contact: JWT A3811TOP-0D or equivalent.

#### Table 17. SATA Power Connector

| Pin | Signal | 18 AWG Color |
|-----|--------|--------------|
| 1   | +3.3V  | Orange       |
| 2   | GND    | Black        |
| 3   | +5VDC  | Red          |
| 4   | GND    | Black        |
| 5   | +12V   | Yellow       |

### 4.2.4 Mini SATA Hard Drive Power Connectors (P8)

Connector housing: AMPHENDOL\* SSATA-111-1201-1-3 or equivalent.

| Pin | Signal | 18 AWG Color |
|-----|--------|--------------|
| 1   | N/C    | N/C          |
| 2   | +5V    | Red          |
| 3   | +5V    | Red          |
| 4   | N/C    | N/C          |
| 5   | GND    | Black        |
| 6   | GND    | Black        |

#### Table 18. SATA Power Connector

### 4.2.5 AUX Power Connector (P3)

The AUX Power Connector is used for the Power Management Bus- PMBUS.

Connector housing: Molex\* 50-57-9705 or equivalent.

Contact: Molex<sup>\*</sup> 16-02-0087 or equivalent.

#### Table 19. AUX Power Connector

| Pin | Signal | 24 AWG Color | Pin | Signal | 24 AWG Color |
|-----|--------|--------------|-----|--------|--------------|
| 1   | SCL    | White/Green  | 4   | СОМ    | White/Black  |
| 2   | SDA    | White/Yellow | 5   | +3.3V  | White/Brown  |
| 3   | N/C    | N/C          |     |        |              |

### 4.2.6 Hot-swap Backplane Power Connector (P7)

Connector housing: Molex\* 39-01-2085 or equivalent.

Contact: Molex<sup>\*</sup> 39-00-0079 or equivalent.

#### Table 20. P7 HSBP Power Connector

| Pin | Signal | 18 AWG Color | Pin | Signal | 18 AWG Color |
|-----|--------|--------------|-----|--------|--------------|
| 1   | GND    | Black        | 5   | 12V    | Yellow       |
| 2   | GND    | Black        | 6   | NC     | NC           |

| Pin | Signal | 18 AWG Color | Pin | Signal | 18 AWG Color |
|-----|--------|--------------|-----|--------|--------------|
| 3   | +5V    | Red          | 7   | NC     | NC           |
| 4   | NC     | NC           | 8   | 3.3V   | Orange       |

### 4.3 AC Inlet Connector

The AC input connector should be an *IEC 320 C-14* power inlet. This inlet is rated for 10A/250 VAC.

### 4.3.1 AC Power Cord Specification Requirements

The AC power cord must meet the following specification requirements:

| Cable Type         | SJT    |
|--------------------|--------|
| Wire Size          | 16 AWG |
| Temperature Rating | 105ºC  |
| Amperage Rating    | 13 A   |
| Voltage Rating     | 125 V  |



Figure 9. AC Power Cord Specifications

### 4.4 Marking and Identification

The power supply module marking supports the following requirements: safety agency requirements, government requirements (if required, for example, point of manufacturing), power supply vendor requirements, and Intel<sup>®</sup> manufacturing and field support requirements.

### 4.5 Efficiency

The power supply should have a recommended efficiency of 85% at maximum load and over the specified AC voltage.

### 4.6 AC Input Voltage

The power supply must operate within all specified limits over the following input voltage ranges, shown in the following table.

| Parameter          | Min.    | Rated        | Max.    | Max. Input AC Current |
|--------------------|---------|--------------|---------|-----------------------|
| Line Voltage (110) | 90Vrms  | 100-127 Vrms | 140Vrms | 6 Arms1               |
| Line Voltage (220) | 180Vrms | 200-240 Vrms | 264Vrms | 3 Arms2               |
| Frequency          | 47 Hz   | 50/60Hz      | 63 Hz   |                       |

#### Table 21. AC Input Rating

Notes:

- 1. Maximum input current at low input voltage range should be measured at 90 VAC at max load.
- 2. Maximum input current at high input voltage range should be measured at 180 VAC at max load.

### 4.7 Output Power/Currents

The following tables define two power and current ratings for this 350-W power supply. The combined output power of all outputs should not exceed the rated output power. The power supply must meet both static and dynamic voltage regulation requirements for the minimum loading conditions.

| Voltage | Minimum | Maximum | Output Power |
|---------|---------|---------|--------------|
| +3.3 V  | 0.1 A   | 10 A    | 33W          |
| +5 V    | 0.1 A   | 16 A    | 80W          |
| +12 V1  | 0.75 A  | 18 A    | 216W         |
| +12 V2  | 0.75 A  | 18 A    | 216W         |
| -12 V   | 0 A     | 0.5 A   | 6W           |
| +5 VSB  | 0.05 A  | 2.5 A   | 12.5W        |

#### Table 22. Load Ratings

Notes:

- 1. The total current of +12V1/2 will not exceed 28A.
- 2. The total output for this PSU is 350W.
- 3. The total output of +3.3V&+5V will not exceed 100W.

### 4.8 **Protection Circuits**

Protection circuits inside the power supply should cause only the power supply's main outputs to shut down. If the power supply latches off due to a protection circuit tripping, an AC cycle OFF for 15sec min (with +5VSB/0.1A) and a PSON# cycle HIGH for 1sec shall be able to reset the power supply.

### 4.8.1 Over Current Protection (OCP)

Each output shall have individual OCP protection circuits. The PSU shall shutdown and latch off after an over current condition occurs. Whereas OCP of +5VSB shall turn the power supply into "hiccup mode" until the OCP condition removed. The values are measured at the PSU harness connectors and shall not be damaged from repeated power cycling in this condition. There shall be current sensors and limit circuits to shut down the entire power supply if the limit is exceeded. The limits are listed below.

| Output Voltage | Continuous Load    |                    |  |
|----------------|--------------------|--------------------|--|
|                | Current Limit Min. | Current Limit Max. |  |
| +12V1          | 18.2A              | 20A                |  |
| +12V2          | 18.2A              | 20A                |  |
| +5V            | 19.2A              | 24A                |  |
| +3.3V          | 12A                | 15A                |  |
| -12V           |                    | 4A                 |  |
| +5VSB          |                    | 4.5A               |  |

### 4.8.2 Over Voltage Protection (OVP)

Each output shall have individual OVP protection circuits built in and it shall be locally sensed. The PSU shall shutdown and latch off after an over voltage condition occurs. The output voltages are measured at the harness connectors. The voltage shall never exceed the maximum levels when measured at the power pins of the output harness connector during any single point of fail. The voltage shall never trip any lower than the minimum levels when measured at the power pins of the connector.

| Output Voltage | OVP Min. (V) | OVP Max. (V) |
|----------------|--------------|--------------|
| +3.3V          | 3.7          | 4.5          |
| +5V            | 5.7          | 6.5          |
| +12V1/+12V2    | 13.3         | 15.6         |
| -12V           | -13.3        | -15.6        |
| +5VSB          | 5.7          | 6.5          |

Table 24. Over Voltage Protection (OVP) Limits

### 4.8.3 Over Temperature Protection (OTP)

The power supply shall be protected against over temperature conditions caused by loss of fan cooling or excessive ambient temperature. In an OTP condition, the PSU will shut down. When the power supply temperature drops to within specified limits, the power supply shall restore power automatically, while the +5VSB remains always on. The OTP trip level shall have a minimum of 4°C of ambient temperature hysteresis, so that the power supply will not oscillate on and off due to temperature recovery condition.

### 4.9 PMBus

The PMBus\* features included in this specification are requirements for ac/dc silver box power supply for use in server systems. This specification is based on the *PMBus\* Specifications Parts I and II, revision 1.1X3*.

### 4.9.1 Related Documents

- PMBus\* Power System Management Protocol Specification Part I General Requirements, Transport and Electrical Interface, Revision 1.1X3.
- PMBus\* Power System Management Protocol Specification Part II Command Language, Revision 1.1X3 SMBus\* 2.0.

### 4.9.2 Addressing

The power supply device address locations are shown below. For redundant systems, there are two signals to set the address location of the power supply once it is installed in the system; Address0 and Address1. For non-redundant systems, the power supply device address locations should align with the Address0/Address1 location of 0/0.

| PDB addressing Address0/Address1 | 0/0 | 0/1 | 1/0 | 1/1 |
|----------------------------------|-----|-----|-----|-----|
| Power supply PMBusTM device      | B0h | B2h | B4h | B6h |

Note: Non-redundant power supplies will use the 0/0 address locations.

# 5. Cooling Subsystem

The Intel<sup>®</sup> Server System R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN cooling subsystem consists of three fans, CPU air duct, and PS/electronics bay isolation air baffle. These components provide the necessary cooling and airflow to the system. A fan on the processor heatsink is not needed.

To maintain the necessary airflow within the system, the air duct and the top cover must be properly installed.

**Note:** The Intel<sup>®</sup> Server Systems R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN do not support redundant cooling. If a fan fails, the system should be powered down as soon as possible to replace the failed fan blower. The system fans are not hot-swappable.



Figure 10. Intel<sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN Fan Module Assembly



Figure 11. Intel<sup>®</sup> Server System R1304BTLSHBN Fan Module Assembly

### 5.1 Power Supply Fans

The power supply supports one, non-redundant 40 mm fans. It is responsible for the cooling of the power supply.

### 5.2 CPU Air Duct

The chassis requires the use of a CPU air duct to direct airflow through the processor's heatsink and memory area.



Figure 12. Intel<sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN Air Duct



Figure 13. Intel<sup>®</sup> Server System R1304BTLSHBN Air Duct

# 6. Peripheral and Hard Drive Support

The Intel<sup>®</sup> Server Systems R1304BTSSFAN/R1304BTLSFAN provides support for four fixed hard drive bays and one slimline peripheral drive bay at the front of the chassis. The fixed hard drive bays are designed to support SATA drives only.



### Figure 14. Intel<sup>®</sup> Server Systems R1304BTSSFAN/R1304BTLSFAN Drive Bays

The Intel<sup>®</sup> Server System R1304BTLSHBN provides support for four hot-swap hard drive bays and one slimline peripheral drive bay at the front of the system. The hot-swap drive bays are designed to support SATA/SAS drives.



Figure 15. Intel<sup>®</sup> Server Systems R1304BTLSHBN Drive Bays

### 6.1 Optical Drive Support

Both the fixed and hot-swap systems provide a slimline drive bay that you can configure for an SATA optical CD-ROM or DVD/CDR drive. The slimline devices are not hot-swappable.

### 6.1.1 Optical Drive Support

The server systems support a slimline SATA optical drive.

### 6.2 Hard Disk Drive Support

The Intel<sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN supports up to four, 3.5-inch by 1-inch fixed SATA hard disk drives. The drives are mounted inside the chassis and are not hot-swappable. The Intel<sup>®</sup> Server System R1304BTLSHBN supports up to four SATA hard disk drives mounted in hot-swappable drive carriers.

### 6.2.1 System Fan Connectors

The Intel<sup>®</sup> Server Systems R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN support three system cooling fans. The following table provides the pin-out for each connector.

| Pin | Signal Name | Туре    | Description                                                           |
|-----|-------------|---------|-----------------------------------------------------------------------|
| 1   | Ground      | Power   | GROUND is the power supply ground.                                    |
| 2   | Fan Power   | Power   | Fan Power                                                             |
| 3   | Fan Tach    | Out     | FAN_TACH signal is connected to the Heceta* to monitor the FAN speed. |
| 4   | PWM         | Control | Pulse Width Modulation – Fan Speed Control signal                     |

#### Table 25. System Four-pin Fan Headers Pin-outs

# 7. Front Control Panel

The standard control panel supports a power button, status LED, hard drive activity LED, and NIC 1 and NIC 2 activity LEDs. The control panel assembly comes pre-assembled into the chassis. The control panel assembly module slides into a predefined slot on the front of the chassis. Once installed, communication to the server board is achieved through a standard 24-pin cable connected directly to the server board.

**Note:** The LAN3/4 LEDs are not used on the Intel<sup>®</sup> Server Systems R1304BTSSFAN, R1304BTLSFAN or R1304BTLSHBN. Unstuffable ID Button with ID LED and Status/Fault LED are not used on Intel<sup>®</sup> Server System R1304BTSSFAN.



AF003708

| A. Unstuffable ID Button with ID LED | F. Status/Fault LED            |
|--------------------------------------|--------------------------------|
| B. NMI Button                        | G. Power Button with power LED |
| C. LAN1 LED                          | H. LAN2 LED                    |
| D. LAN3 LED                          | I. LAN4 LED                    |
| E. Reset Button                      | J. HDD LED                     |

Figure 16. Intel<sup>®</sup> Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN Front Control Panel

#### Table 26. Control Panel LED Functions

| LED                                 | Color | State        | Description             |
|-------------------------------------|-------|--------------|-------------------------|
| NIC1/NIC2                           | Green | On           | NIC Link/no access      |
| Activity                            | Green | Blink        | LAN access              |
| Devuer/Class                        | Green | On           | Power on                |
| Power/Sieep<br>(on standby power)   | Green | Blink        | Sleep/ACPI S1 state     |
|                                     | Off   | Off          | Power Off/ACPI S4 state |
| System Status<br>(on standby power) | N/A   | N/A          | N/A                     |
| Diek Activity                       | Green | Random blink | HDD access              |
| Disk Adiivity                       | Off   | Off          | No hard disk activity   |

### 7.1.1 Power/Sleep LED

#### Table 27. SSI Power LED Operation

| State     | Power Mode | LED          | Description                                                                                            |
|-----------|------------|--------------|--------------------------------------------------------------------------------------------------------|
| Power Off | Non-ACPI   | Off          | System power is off, and the BIOS has not initialized the chipset.                                     |
| Power On  | Non-ACPI   | On           | System power is on, but the BIOS has not yet initialized the chipset.                                  |
| S5        | ACPI       | Off          | Mechanical is off, and the operating system has not saved any context to the hard disk.                |
| S4        | ACPI       | Off          | Mechanical is off, and the operating system has saved context to the hard disk.                        |
| S3-S1     | ACPI       | Slow blink 1 | DC power is still on. The operating system has saved context and gone into a level of low-power state. |
| S0        | ACPI       | Steady on    | System and the operating system are up and running.                                                    |

**Note:** The blink rate is ~ 1 Hz at 50% duty cycle.

### 7.1.2 System Status LED

The system status LED is available on the  $Intel^{\mbox{\tiny B}}$  Server Systems R1304BTLSFAN and R1304BTLSHBN.

### 7.1.3 Drive Activity LED

The drive activity LED on the front panel indicates drive activity from the onboard hard disk controllers.

# 8. PCI Riser Cards and Assembly

The Intel<sup>®</sup> Server System R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN provides one PCI Express\* x8 slot which supports one riser card with one riser card slot. The riser card supports one low-profile PCI Express\* x8 add-in card.



AF003575

Figure 17. PCI–E Riser Card Assembly for Intel<sup>®</sup> Server System R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN

# 9. Intel<sup>®</sup> Server System R1304BTLSHBN Passive SAS/SATA Hot-swap Backplane

The Intel<sup>®</sup> Server System R1304BTLSHBN supports a passive backplane designed to be compatible with the Intel<sup>®</sup> Server Board S1200BTL. The Intel<sup>®</sup> Server Board S1200BTL is connected directly to the SATA backplane (default) or you can connect the backplane to an add-in SAS or SATA adapter.

The system supports a multi-functional SATA/SAS backplane with the following features:

- Four SATA/SAS compatible hot-swap hard drive connectors
- Four SATA/SAS connectors to the baseboard
- Hard Drive Activity LED for each hard drive connector
- One 2x4-pin power connector

The Intel<sup>®</sup> Server Board S1200BTL on-board SATA controller supports the following RAID arrays:

- Intel<sup>®</sup> Embedded Server RAID Technology II RAID 0, 1, and 10.
- Intel<sup>®</sup> Matrix Storage Technology RAID 0, 1, 10, or 5 (Microsoft Windows\* only)

This system support drive status LEDs, You can determine a failed drive and drive rebuild activity by observing the drive activity LED.



AF003576

#### Figure 18. Intel<sup>®</sup> Server System R1304BTLSHBN Hot-swap Backplane

| Pin # | Signal Name   |
|-------|---------------|
| 1     | Ground        |
| 2     | Ground        |
| 3     | P5V           |
| 4     | P5V           |
| 5     | P12V          |
| 6     | P12V          |
| 7     | No Connection |
| 8     | P3V3          |

#### Table 28. Passive SATA/SAS Backplane Power Connector Pin-out

#### Table 29. Passive SATA/SAS Backplane Connector to Hard Drive Pin-out

| Pin # | Signal Name      |
|-------|------------------|
| S1    | Ground           |
| S2    | SAS_DRVxA_RX_P   |
| S3    | SAS_DRVxA_RX_N   |
| S4    | Ground           |
| S5    | SAS_DRVxA_TX_N   |
| S6    | SAS_DRVxA_TX_P   |
| S7    | Ground           |
| P1    | ТР               |
| P2    | ТР               |
| P3    | TP               |
| P4    | Ground           |
| P5    | Ground           |
| P6    | Ground           |
| P7    | P5V_DRVx_PRECHG  |
| P8    | P5V              |
| P9    | P5V              |
| P10   | Ground           |
| P11   | LED_DRVx_READY_N |
| P12   | Ground           |
| P13   | P12V_DRVx_PRECHG |
| P14   | P12V             |
| P15   | P12V             |

### 9.1.1 Hot-swap Drive Trays

You must mount each hard drive to a hot-swap drive tray, making insertion and extraction of the drive from the system very simple. Each drive tray has its own dual-purpose latching mechanism, which is used to both insert/extract drives from the system and lock the tray in place. Each drive tray supports a light pipe providing a drive activity indicator, located on the backplane, which is viewable from the front of the system.

# 10. Supported Intel<sup>®</sup> Server Boards

The Intel<sup>®</sup> Server Systems R1304BTSSFAN, R1304BTLSFAN, and R1304BTLSHBN are mechanically and functionally designed to support the Intel<sup>®</sup> Server Board S1200BT family. For detailed server board information, refer to the *Intel<sup>®</sup> Server Board S1200BT Technical Product Specification*.

# 11. Environmental Specifications

### 11.1 System Level Environmental Limits

The following table defines the system-level operating and non-operating environmental limits.

| Parameter                               | Limits                                                                                           |
|-----------------------------------------|--------------------------------------------------------------------------------------------------|
| Operating Temperature                   | +10°C to +35°C with the maximum rate of change not to exceed 10°C per hour                       |
| Non-Operating<br>Temperature            | -40°C to +70°C                                                                                   |
| Non-Operating Humidity                  | 90%, non-condensing at 35°C                                                                      |
| Acoustic noise                          | Sound Power: 7.0 BA in an idle state at typical office ambient temperature. (23 +/- 2 degrees C) |
| Shock, operating                        | Half sine, 2 g peak, 11 msec                                                                     |
| Shock, unpackaged                       | Trapezoidal, 25 g, velocity change 136 inches/sec ( $\geq$ 40 lbs to > 80 lbs)                   |
| Shock, packaged                         | Non-palletized free fall in height 24 inches ( $\geq$ 40 lbs to > 80 lbs)                        |
| Vibration, unpackaged                   | 5 Hz to 500 Hz, 2.20 g RMS random                                                                |
| Shock, operating                        | Half sine, 2 g peak, 11 mSec                                                                     |
| ESD                                     | +/-12kV for air discharge and 8K for contact                                                     |
| System Cooling<br>Requirement in BTU/Hr | 1660 BTU/hour                                                                                    |

**Disclaimer Note:** Intel<sup>®</sup> ensures the unpackaged server board and system meet the shock requirement mentioned above through its own chassis development and system configuration. It is the responsibility of the system integrator to determine the proper shock level of the board and system if the system integrator chooses different system configuration or different chassis. Intel Corporation cannot be held responsible if components fail or the server board does not operate correctly when used outside any of its published operating or non-operating limits.

## Appendix A: Integration and Usage Tips

- When adding or removing components or peripherals from the server board, AC power must be removed. With AC power plugged into the server board, 5-Volt standby is still present, even though the server board is powered off.
- When updating BIOS and BMC, AC power must be on.
- Supports only Intel<sup>®</sup> Xeon<sup>®</sup> Processor E3-1200 Series with 95 W and less Thermal Design Power (TDP). Does not support previous generations of the Intel<sup>®</sup> Xeon<sup>®</sup> processor.
- On the back edge of the server board are diagnostic LEDs that display a sequence of amber POST codes during the boot process. If the server board hangs during POST, the LEDs display the last POST event run before the hang.
- Supports only unbuffered DDR3 ECC DIMMs (UDIMMs). Does not support the mixing of RDIMMs and UDIMMs.
- The Intel<sup>®</sup> Remote Management Module 4 (Intel<sup>®</sup> RMM4) lite connector is not compatible with the Intel<sup>®</sup> Remote Management Module (Product Order Code AXXRMM), Intel<sup>®</sup> Remote Management Module 2 (Product Order Code AXXRMM2) or Intel<sup>®</sup> Remote Management Module 3 (Product Order Code AXXRMM3)
- Clear the CMOS with the AC power cord plugged in. Removing the AC power before
  performing the CMOS clear operation causes the system to automatically power up and
  immediately power down after the CMOS clear procedure is followed and AC power is
  re-applied. If this happens, remove the AC power cord, wait 30 seconds, and then reconnect the AC power cord. Power up the system and proceed to the <F2> BIOS Setup
  utility to reset the needed settings.
- Normal Integrated BMC functionality is disabled with the force Integrated BMC update jumper set to the "enabled" position (pins 2-3). The server should never be run with the Integrated BMC force update jumper set in this position and should only be used when the standard firmware update process fails. This jumper should remain in the default (disabled) position (pins 1-2) when the server is running normally.
- When performing a normal BIOS update procedure, the BIOS recovery jumper must be set to its default position (pins 1-2).

## Appendix B: Integrated BMC Sensor Tables

Intel<sup>®</sup> Server Board S1200BTL implements the below sensors:

### Sensor Type Codes

Sensor table given below lists the sensor identification numbers and information regarding the sensor type, name, supported thresholds, assertion and de-assertion information, and a brief description of the sensor purpose. Refer to the *Intelligent Platform Management Interface Specification, Version 2.0* for sensor and event/reading-type table information.

#### Sensor Type

The sensor type references the values in the Sensor Type Codes table in the *Intelligent Platform Management Interface* Specification Second Generation v2.0. It provides a context to interpret the sensor.

#### Event/Reading Type

The event/reading type references values from the Event/Reading Type Code Ranges and the Generic Event/Reading Type Code tables in the *Intelligent Platform Management Interface Specification Second Generation v2.0*. Digital sensors are specific type of discrete sensors that only have two states.

#### Event Thresholds/Triggers

The following event thresholds are supported for threshold type sensors:

[u,l] [nr,c,nc] upper non-recoverable, upper critical, upper non-critical, lower non-recoverable, lower critical, lower non-critical

[uc, lc] upper critical, lower critical

Event triggers are supported event-generating offsets for discrete type sensors. The offsets can be found in the *Generic Event/Reading Type Code* or *Sensor Type Code* tables in the *Intelligent Platform Management Interface Specification Second Generation v2.0*, depending on whether the sensor event/reading type is generic or a sensor-specific response.

#### Assertion/De-assertion

Assertion and de-assertion indicators reveal the type of events this sensor generates:

As: Assertion

De: De-assertion

#### Readable Value/Offsets

Readable value indicates the type of value returned for threshold and other non-discrete type sensors.

Readable offsets indicate the offsets for discrete sensors that are readable by means of the *Get Sensor Reading* command. Unless otherwise indicated, event triggers are readable. Readable offsets consist of the reading type offsets that do not generate events.

#### Event Data

Event data is the data that is included in an event message generated by the associated sensor. For threshold-based sensors, these abbreviations are used:

R: Reading value

T: Threshold value

#### Rearm Sensors

The rearm is a request for the event status for a sensor to be rechecked and updated upon a transition between good and bad states. Rearming the sensors can be done manually or automatically. This column indicates the type supported by the sensor. The following abbreviations are used in the comment column to describe a sensor:

A: Auto-rearm

M: Manual rearm

I: Rearm by init agent

#### Default Hysteresis

The hysteresis setting applies to all thresholds of the sensor. This column provides the count of hysteresis for the sensor, which can be 1 or 2 (positive or negative hysteresis).

#### Criticality

Criticality is a classification of the severity and nature of the condition. It also controls the behavior of the front panel status LED.

#### Standby

Some sensors operate on standby power. These sensors may be accessed and/or generate events when the main (system) power is off, but AC power is present.

|--|

| Full Sensor Name<br>(Sensor name in SDR)       | Sensor<br># | Platform<br>Applicability | Sensor Type       | Event/Reading<br>Type | Event Offset<br>Triggers                                                                           | Contrib. To<br>System<br>Status | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data  | Rearm | Stand-<br>by |
|------------------------------------------------|-------------|---------------------------|-------------------|-----------------------|----------------------------------------------------------------------------------------------------|---------------------------------|----------------------|---------------------------|----------------|-------|--------------|
|                                                |             |                           |                   | Sensor                | 00 - Power down<br>04 - A/C lost                                                                   | ок                              |                      |                           |                |       |              |
| Power Unit Status<br>(Pwr Unit Status)         | 01h         | All                       | Power Unit<br>09h | Specific<br>6Fh       | 05 - Soft power<br>control failure<br>06 - Power unit<br>failure                                   | Fatal                           | As and<br>De         | _                         | Trig<br>Offset | A     | х            |
|                                                |             |                           |                   |                       | 00 - Fully<br>Redundant                                                                            | ОК                              |                      |                           |                |       |              |
|                                                |             |                           |                   |                       | 01 - Redundancy<br>lost                                                                            | Degraded                        |                      |                           |                |       |              |
|                                                |             |                           |                   |                       | 02 - Redundancy<br>degraded                                                                        | Degraded                        |                      |                           |                |       |              |
| Power Unit<br>Redundancy1<br>(Pwr Unit Redund) | 02h         | Chassis-<br>specific      | Power Unit<br>09h | Generic<br>0Bh        | 03 - Non-<br>redundant:<br>sufficient<br>resources.<br>Transition from<br>full redundant<br>state. | Degraded                        | As and<br>De         | _                         | Trig<br>Offset | A     | х            |
|                                                |             |                           |                   |                       | 04 – Non-<br>redundant:<br>sufficient<br>resources.<br>Transition from<br>insufficient state.      | Degraded                        |                      |                           |                |       |              |
|                                                |             |                           |                   |                       | 05 - Non-<br>redundant:<br>insufficient<br>resources                                               | Fatal                           |                      |                           |                |       |              |

| Full Sensor Name<br>(Sensor name in SDR) | Sensor<br># | Platform<br>Applicability | Sensor Type           | Event/Reading<br>Type      | Event Offset<br>Triggers                                      | Contrib. To<br>System<br>Status | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data  | Rearm | Stand-<br>by |
|------------------------------------------|-------------|---------------------------|-----------------------|----------------------------|---------------------------------------------------------------|---------------------------------|----------------------|---------------------------|----------------|-------|--------------|
|                                          |             |                           |                       |                            | 06 – Redundant:<br>degraded from<br>fully redundant<br>state. | Degraded                        |                      |                           |                |       |              |
|                                          |             |                           |                       |                            | 07 – Redundant:<br>Transition from<br>non-redundant<br>state. | Degraded                        |                      |                           |                |       |              |
|                                          |             |                           |                       | Sapaar                     | 00 - Timer<br>expired, status<br>only                         |                                 |                      |                           | Tria           |       |              |
| IPMI Watchdog                            | 03h         | All                       | Watchdog 2            | Specific                   |                                                               | ок                              | As                   | _                         | Offset         | А     | x            |
| (IPMI Watchdog)                          |             |                           | 23h                   | 6Fh                        | 02 - Power down                                               | -                               |                      |                           |                |       |              |
|                                          |             |                           |                       |                            | 08 - Timer<br>interrupt                                       | -                               |                      |                           |                |       |              |
| Physical Security                        |             | Chassis<br>Intrusion is   | Physical<br>Security  | Sensor<br>Specific         | 00 - Chassis<br>intrusion                                     | 014                             | As and               |                           | Tria           |       |              |
| (Physical Scrty)                         | 04n         | chassis-<br>specific      | 05h                   | 6Fh                        | 04 - LAN leash<br>lost                                        | OK                              | De                   | -                         | Offset         | A     | X            |
| FP Interrupt                             | 05h         | Chassis -                 | Critical<br>Interrupt | Sensor<br>Specific         | 00 - Front panel<br>NMI/diagnostic                            | OK                              | As                   | _                         | Trig           | Δ     | _            |
| (FP NMI Diag Int)                        | 0011        | specific                  | 13h                   | 6Fh                        | interrupt                                                     | ÖN                              | 715                  |                           | Offset         | ~     |              |
| SMI Timeout<br>(SMI Timeout)             | 06h         | All                       | SMI Timeout<br>F3h    | Digital<br>Discrete<br>03h | 01 – State<br>asserted                                        | Fatal                           | As and<br>De         | -                         | Trig<br>Offset | A     | _            |

| Full Sensor Name<br>(Sensor name in SDR)              | Sensor<br># | Platform<br>Applicability | Sensor Type                         | Event/Reading<br>Type      | Event Offset<br>Triggers                     | Contrib. To<br>System<br>Status       | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data  | Rearm | Stand-<br>by |
|-------------------------------------------------------|-------------|---------------------------|-------------------------------------|----------------------------|----------------------------------------------|---------------------------------------|----------------------|---------------------------|----------------|-------|--------------|
| System Event Log<br>(System Event Log)                | 07h         | All                       | Event<br>Logging<br>Disabled<br>10h | Sensor<br>Specific<br>6Fh  | 02 – Log area<br>reset/cleared               | ок                                    | As                   | _                         | Trig<br>Offset | A     | x            |
| System Event<br>(System Event)                        | 08h         | All                       | System Event<br>12h                 | Sensor<br>Specific<br>6Fh  | 04 – PEF action                              | ок                                    | As                   | _                         | Trig<br>Offset | A     | x            |
| Button Sensor<br>(Button)                             | 09h         | All                       | Button/Switch<br>14h                | Sensor<br>Specific<br>6Fh  | 00 – Power<br>Button<br>02 – Reset<br>Button | ок                                    | AS                   | -                         | Trig<br>Offset | A     | x            |
| PCH Thermal Trip<br>(PCH Therm Trip)                  | 0Dh         | All                       | Temperature<br>01h                  | Digital<br>Discrete<br>03h | 01 – State<br>Asserted                       | Fatal                                 | As and<br>De         | -                         | Trig<br>Offset | М     | x            |
| Baseboard<br>Temperature 1<br><i>(Baseboard Temp)</i> | 20h         | All                       | Temperature<br>01h                  | Threshold<br>01h           | [u,l] [c,nc]                                 | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T           | A     | x            |
| Front Panel<br>Temperature<br>(Front Panel Temp)      | 21h         | All                       | Temperature<br>01h                  | Threshold<br>01h           | [u,l] [c,nc]                                 | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T           | A     | x            |
| PCH<br>TemperatureNote1<br>(PCH Temp)                 | 22h         | All                       | Temperature<br>01h                  | Threshold<br>01h           | [u,l] [c,nc]                                 | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T           | A     | x            |

| Full Sensor Name<br>(Sensor name in SDR)                        | Sensor<br># | Platform<br>Applicability | Sensor Type         | Event/Reading<br>Type     | Event Offset<br>Triggers                                                                                       | Contrib. To<br>System<br>Status        | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data  | Rearm | Stand-<br>by |
|-----------------------------------------------------------------|-------------|---------------------------|---------------------|---------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|---------------------------|----------------|-------|--------------|
| Baseboard<br>Temperature 3<br>(Inlet Temp)                      | 24h         | All                       | Temperature<br>01h  | Threshold<br>01h          | [u,l] [c,nc]                                                                                                   | nc =<br>Degraded<br>c = Non-<br>fatal  | As and<br>De         | Analog                    | R, T           | A     | x            |
| Hot-swap<br>Backplane<br>Temperature<br><i>(HSBP Temp)</i>      | 29h         | All                       | Temperature<br>01h  | Threshold<br>01h          | [u,l] [c,nc]                                                                                                   | nc =<br>Degraded<br>c = Non-<br>fatal  | As and<br>De         | Analog                    | R, T           | A     | x            |
| Fan Tachometer<br>Sensors<br>(Chassis specific<br>sensor names) | 30h–<br>34h | Chassis-<br>specific      | Fan<br>04h          | Threshold<br>01h          | [l] [c,nc]                                                                                                     | nc =<br>Degraded<br>c = Non-<br>fatal2 | As and<br>De         | Analog                    | R, T           | М     | _            |
| Power Supply 1<br>Status<br>(PS1 Status)                        | 50h         | Chassis-<br>specific      | Power Supply<br>08h | Sensor<br>Specific<br>6Fh | 00 – Presence<br>01 – Failure<br>02 – Predictive<br>Failure<br>03 – A/C lost<br>06 –<br>Configuration<br>error | OK<br>Degraded<br>Degraded<br>OK       | As and<br>De         | _                         | Trig<br>Offset | A     | x            |
| Power Supply 2<br>Status<br>(PS2 Status)                        | 51h         | Chassis-<br>specific      | Power Supply<br>08h | Sensor<br>Specific<br>6Fh | 00 – Presence<br>01 – Failure<br>02 – Predictive<br>Failure                                                    | OK<br>Degraded<br>Degraded             | As and<br>De         | _                         | Trig<br>Offset | A     | х            |

| Full Sensor Name<br>(Sensor name in SDR)                                     | Sensor<br># | Platform<br>Applicability | Sensor Type        | Event/Reading<br>Type | Event Offset<br>Triggers       | Contrib. To<br>System<br>Status       | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data | Rearm | Stand-<br>by |
|------------------------------------------------------------------------------|-------------|---------------------------|--------------------|-----------------------|--------------------------------|---------------------------------------|----------------------|---------------------------|---------------|-------|--------------|
|                                                                              |             |                           |                    |                       | 03 – A/C lost                  | Degraded                              |                      |                           |               |       |              |
|                                                                              |             |                           |                    |                       | 06 –<br>Configuration<br>error | ОК                                    |                      |                           |               |       |              |
| Power Supply 1<br>AC Power Input<br>(PS1 Power In)                           | 54h         | Chassis-<br>specific      | Other Units<br>0Bh | Threshold<br>01h      | [u] [c,nc]                     | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | x            |
| Power Supply 2<br>AC Power Input<br>(PS2 Power In)                           | 55h         | Chassis-<br>specific      | Other Units<br>0Bh | Threshold<br>01h      | [u] [c,nc]                     | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | х            |
| Power Supply 1<br>+12V % of<br>Maximum Current<br>Output<br>(PS1 Curr Out %) | 58h         | Chassis-<br>specific      | Current<br>03h     | Threshold<br>01h      | [u] [c,nc]                     | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | х            |
| Power Supply 2<br>+12V % of<br>Maximum Current<br>Output<br>(PS2 Curr Out %) | 59h         | Chassis-<br>specific      | Current<br>03h     | Threshold<br>01h      | [u] [c,nc]                     | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | х            |
| Power Supply 1<br>Temperature<br>(PS1 Temperature)                           | 5Ch         | Chassis-<br>specific      | Temperature<br>01h | Threshold<br>01h      | [u] [c,nc]                     | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | x            |

| Full Sensor Name<br>(Sensor name in SDR)            | Sensor<br># | Platform<br>Applicability | Sensor Type        | Event/Reading<br>Type      | Event Offset<br>Triggers           | Contrib. To<br>System<br>Status       | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data  | Rearm | Stand-<br>by |
|-----------------------------------------------------|-------------|---------------------------|--------------------|----------------------------|------------------------------------|---------------------------------------|----------------------|---------------------------|----------------|-------|--------------|
| Power Supply 2<br>Temperature<br>(PS2 Temperature)  | 5Dh         | Chassis-<br>specific      | Temperature        | Threshold<br>01h           | [u] [c,nc]                         | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T           | A     | х            |
| Processor Status<br>(P1 Status)                     | 70h         | All                       | Processor<br>07h   | Sensor<br>Specific<br>6Fh  | 01 – Thermal trip<br>07 – Presence | Fatal<br>OK                           | As and<br>De         | _                         | Trig<br>Offset | М     | х            |
| Processor Thermal<br>Margin<br>(P1 Therm Margin)    | 74h         | All                       | Temperature<br>01h | Threshold<br>01h           | _                                  | _                                     | _                    | Analog                    | R, T           | A     | _            |
| Processor Thermal<br>Control %<br>(P1 Therm Ctrl %) | 78h         | All                       | Temperature<br>01h | Threshold<br>01h           | [u] [c,nc]                         | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | Trig<br>Offset | A     | _            |
| Catastrophic Error<br>(CATERR)                      | 80h         | All                       | Processor<br>07h   | Digital<br>Discrete<br>03h | 01 – State<br>Asserted             | Non-fatal                             | As and<br>De         | _                         | Trig<br>Offset | М     | _            |
| MSID Mismatch<br>(MSID Mismatch)                    | 81h         | All                       | Processor<br>07h   | Digital<br>Discrete<br>03h | 01 – State<br>Asserted             | Non-fatal                             | As and<br>De         | _                         | Trig<br>Offset | М     | _            |
| Processor<br>Population Fault<br>(CPU Missing)      | 82h         | All                       | Processor<br>07h   | Digital<br>Discrete<br>03h | 01 – State<br>Asserted             | Fatal                                 | As and<br>De         | _                         | Trig<br>Offset | Μ     | _            |
| Processor VRD<br>Temperature<br>(P1 VRD Hot)        | 90h         | All                       | Temperature<br>01h | Digital<br>Discrete<br>05h | 01 - Limit<br>exceeded             | Fatal                                 | As and<br>De         | _                         | Trig<br>Offset | Μ     | _            |

| Full Sensor Name<br>(Sensor name in SDR)                               | Sensor<br># | Platform<br>Applicability | Sensor Type        | Event/Reading<br>Type      | Event Offset<br>Triggers | Contrib. To<br>System<br>Status       | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data  | Rearm | Stand-<br>by |
|------------------------------------------------------------------------|-------------|---------------------------|--------------------|----------------------------|--------------------------|---------------------------------------|----------------------|---------------------------|----------------|-------|--------------|
| Power Supply 1<br>Fan Tachometer 1<br>(PS1 Fan Tach 1)                 | A0h         | Chassis-<br>specific      | Fan<br>04h         | Threshold<br>01h           | -                        | -                                     | -                    | Analog                    | _              | _     | _            |
| Power Supply 1<br>Fan Tachometer 2<br>(PS1 Fan Tach 2)                 | A1h         | Chassis-<br>specific      | Fan<br>04h         | Threshold<br>01h           | -                        | -                                     | -                    | Analog                    | _              | _     | _            |
| Power Supply 2<br>Fan Tachometer 1<br>(PS2 Fan Tach 1)                 | A4h         | Chassis-<br>specific      | Fan<br>04h         | Threshold<br>01h           | _                        | -                                     | -                    | Analog                    | _              | _     | _            |
| Power Supply 2<br>Fan Tachometer 2<br>(PS2 Fan Tach 2)                 | A5h         | Chassis-<br>specific      | Fan<br>04h         | Threshold<br>01h           | -                        | -                                     | -                    | Analog                    | _              | _     | _            |
| Processor DIMM<br>Aggregate Thermal<br>Margin<br>(Mem P1 Thrm<br>Mrgn) | B0h         | All                       | Temperature<br>01h | Threshold<br>01h           | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T           | A     | _            |
| Processor DIMM<br>Thermal Trip<br><i>(Mem P1 Thrm<br/>Trip)</i>        | C0h         | All                       | Temperature<br>01h | Digital<br>Discrete<br>03h | 01 – State<br>Asserted   | Fatal                                 | As and<br>De         | -                         | Trig<br>Offset | М     | х            |
| Baseboard +12V<br>( <i>BB</i> +12.0V)                                  | D0h         | All                       | Voltage<br>02h     | Threshold<br>01h           | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T           | A     | _            |
| Baseboard +5V<br>(BB +5.0V)                                            | D1h         | All                       | Voltage<br>02h     | Threshold<br>01h           | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T           | A     | _            |

| Full Sensor Name<br>(Sensor name in SDR)              | Sensor<br># | Platform<br>Applicability | Sensor Type    | Event/Reading<br>Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status       | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data | Rearm | Stand-<br>by |
|-------------------------------------------------------|-------------|---------------------------|----------------|-----------------------|--------------------------|---------------------------------------|----------------------|---------------------------|---------------|-------|--------------|
| Baseboard +3.3V<br><i>(BB</i> +3.3V)                  | D2h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | -            |
| Baseboard +5V<br>Stand-by<br><i>(BB</i> +5.0V STBY)   | D3h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | x            |
| Baseboard +3.3V<br>Auxiliary<br><i>(BB</i> +3.3V AUX) | D4h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | х            |
| Baseboard +1.2V<br>Processor Vccp<br>(BB P1 Vccp)     | D6h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | _            |
| Baseboard +1.5V<br>VDDQ<br>(BB +1.5V P1<br>MEM)       | D8h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | _            |
| Baseboard CMOS<br>Battery<br>(BB +3.3V Vbat)          | DEh         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | _            |

| Full Sensor Name<br>(Sensor name in SDR)                | Sensor<br># | Platform<br>Applicability | Sensor Type    | Event/Reading<br>Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status       | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data | Rearm | Stand-<br>by |
|---------------------------------------------------------|-------------|---------------------------|----------------|-----------------------|--------------------------|---------------------------------------|----------------------|---------------------------|---------------|-------|--------------|
| Baseboard<br>Processor Vcc<br><i>(BB P1 Vcc)</i>        | E0h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | _            |
| Baseboard<br>Processor VccUSA<br>(BB P1 VccUSA)         | E1h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | _            |
| Baseboard +1.05V<br>PCH<br><i>(BB +1.05V PCH)</i>       | E2h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | _            |
| Baseboard +1.05V<br>Auxiliary<br><i>(BB +1.05V AUX)</i> | E3h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | х            |
| Baseboard +1.35V<br>VDDQ<br>(BB +1.35V P1<br>MEM)       | E4h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | _            |
| Baseboard +12.0V<br>V1<br><i>(BB +12.0V V1)</i>         | E8h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]             | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T          | A     | _            |

| Full Sensor Name<br>(Sensor name in SDR)              | Sensor<br># | Platform<br>Applicability | Sensor Type    | Event/Reading<br>Type | Event Offset<br>Triggers             | Contrib. To<br>System<br>Status       | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data  | Rearm | Stand-<br>by |
|-------------------------------------------------------|-------------|---------------------------|----------------|-----------------------|--------------------------------------|---------------------------------------|----------------------|---------------------------|----------------|-------|--------------|
| Baseboard +1.5V<br>Auxiliary<br><i>(BB +1.5V AUX)</i> | E9h         | All                       | Voltage<br>02h | Threshold<br>01h      | [u,l] [c,nc]                         | nc =<br>Degraded<br>c = Non-<br>fatal | As and<br>De         | Analog                    | R, T           | A     | x            |
|                                                       |             |                           |                |                       | 00 – Drive<br>Presence               | ОК                                    |                      |                           |                |       |              |
| Hard Disk Drive 0                                     |             |                           | Drive Slot     | Sensor                | 01 – Drive Fault                     | Degraded                              |                      |                           |                |       |              |
| Status<br>(HDD 0 Status)                              | F0h         | Chassis-<br>specific      | 0Dh            | Specific<br>6Fh       | 02- Predictive<br>Failure            | Degraded                              | As and<br>De         | -                         | Trig<br>Offset | А     | х            |
|                                                       |             |                           |                |                       | 07 –<br>Rebuild/Remap<br>in progress | Degraded                              |                      |                           |                |       |              |
|                                                       |             |                           |                |                       | 00 – Drive<br>Presence               | ОК                                    |                      |                           |                |       |              |
| Hard Disk Drive 1                                     |             |                           | Drivo Slot     | Sensor                | 01 – Drive Fault                     | Degraded                              |                      |                           |                |       |              |
| Status<br>(HDD 1 Status)                              | F1h         | Chassis-<br>specific      | 0Dh            | Specific<br>6Fh       | 02 – Predictive<br>Failure           | Degraded                              | As and<br>De         | -                         | Trig<br>Offset | А     | x            |
|                                                       |             |                           |                |                       | 07 –<br>Rebuild/Remap<br>in progress | Degraded                              |                      |                           |                |       |              |
| Hard Disk Drive 2                                     |             |                           | Drive Slot     | Sensor                | 00 – Drive<br>Presence               | ок                                    |                      |                           |                |       |              |
| Status                                                | F2h         | Chassis-<br>specific      |                | Specific              | 01 – Drive Fault                     | Degraded                              | As and<br>De         | -                         | Trig<br>Offset | A     | Х            |
| (HDD 2 Status)                                        |             |                           |                | 6Fh                   | 02 – Predictive<br>Failure           | Degraded                              |                      |                           |                |       |              |

| Full Sensor Name<br>(Sensor name in SDR) | Sensor<br># | Platform<br>Applicability | Sensor Type | Event/Reading<br>Type | Event Offset<br>Triggers             | Contrib. To<br>System<br>Status | Assert/De-<br>assert | Readable<br>Value/Offsets | Event<br>Data   | Rearm | Stand-<br>by |
|------------------------------------------|-------------|---------------------------|-------------|-----------------------|--------------------------------------|---------------------------------|----------------------|---------------------------|-----------------|-------|--------------|
|                                          |             |                           |             |                       | 07 –<br>Rebuild/Remap<br>in progress | Degraded                        |                      |                           |                 |       |              |
|                                          |             |                           |             |                       | 00 – Drive<br>Presence               | ОК                              |                      |                           |                 |       |              |
| Hard Disk Drive 3                        |             |                           | Drive Slot  | Sensor                | 01 – Drive Fault                     | Degraded                        |                      |                           | <b>-</b> .      |       |              |
| Status<br>(HDD 3 Status)                 | F3h         | Chassis-<br>specific      | 0Dh         | Specific<br>6Fh       | 02 – Predictive<br>Failure           | Degraded                        | As and<br>De         | _                         | l rig<br>Offset | A     |              |
|                                          |             |                           |             |                       | 07 –<br>Rebuild/Remap<br>in progress | Degraded                        |                      |                           |                 |       |              |

# Appendix C: POST Code Diagnostic LED Decoder

During the system boot process, the BIOS executes a number of platform configuration processes, each of which is assigned a specific hex POST code number. As each configuration routine is started, the BIOS displays the POST code to the POST Code Diagnostic LEDs on the back edge of the server board. To assist in troubleshooting a system hang during the POST process, you can use the diagnostic LEDs to identify the last POST process executed.

Later in POST, the BIOS displays POST Error Codes on the video monitor in the Error Manager display. Any POST Error Codes are automatically logged in the event log.

The Diagnostic LEDs are a set of LEDs found on the back edge of the server board. The exact implementation may differ for some boards, but in general there are 8 Diagnostic LEDs which form a 2 hex digit (8 bit) code read left-to-right as facing the rear of the server.

An LED which is ON represents a 1 bit value, and an LED which is OFF represents a 0 bit value. The LED bit values are read as Most Significant Bit to the left, Least Significant Bit to the right.

In the following example, the BIOS sends a value of ACh to the diagnostic LED decoder. The LEDs are decoded as follows:

| LEDs    | Upper Nibble LEDs |        |        | Lower Nibble LEDs |        |        |        |        |
|---------|-------------------|--------|--------|-------------------|--------|--------|--------|--------|
|         | MSB               |        |        |                   |        |        |        | LSB    |
|         | LED #7            | LED #6 | LED #5 | LED #4            | LED #3 | LED #2 | LED #1 | LED #0 |
|         | 8h                | 4h     | 2h     | 1h                | 8h     | 4h     | 2h     | 1h     |
| Status  | ON                | OFF    | ON     | OFF               | ON     | OFF    | ON     | OFF    |
|         |                   |        |        |                   |        |        |        |        |
| Results | 1                 | 0      | 1      | 0                 | 1      | 1      | 0      | 0      |
|         | Ah                |        |        |                   | Ch     |        |        |        |

 Table 32. POST Progress Code LED Example

Note:

Upper nibble bits = 1010b = Ah; Lower nibble bits = 1100b = Ch; the two are concatenated as ACh.

#### Table 33. POST Progress Codes

| Progress Code | Diagnostic L<br>O = On<br>Upper Nibble<br>MSB 8h 4h 2h 1h<br>#7 #6 #5 #4 | ED Decoder<br>,X=Off<br>Lower Nibble<br>8h 4h 2h 1h LSB<br>#3 #2 #1 #0 | Description                                  |
|---------------|--------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------|
|               |                                                                          | SEC Phase                                                              |                                              |
| 0x01          | x                                                                        | хххо                                                                   | First POST code after CPU reset              |
| 0x02          | x x x x                                                                  | ххох                                                                   | CPU Microcode load begin                     |
| 0x03          | x x x x                                                                  | ххоо                                                                   | Cache As RAM initialization begin            |
| 0x05          | x x x x                                                                  | хохо                                                                   | SEC Core at Power On Begin.                  |
| 0x06          | X X X X                                                                  | хоох                                                                   | Early CPU initialization during Sec<br>Phase |

Appendix C: POST Code Diagnostic LED Decoder Intel<sup>•</sup> Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN TPS

| 0x07 | X X X X | X O O O   | Early South Bridge initialization                          |
|------|---------|-----------|------------------------------------------------------------|
| 0x08 | X X X X | ΟΧΧΧ      | Early North Bridge initialization                          |
| 0x09 | X X X X | ΟΧΧΟ      | End Of Sec Phase                                           |
| 0x0E | X X X X | 0 0 0 X   | CPU Microcode Not Found.                                   |
| 0x0F | хххх    | 0000      | CPU Microcode Not Loaded.                                  |
|      |         | PEI Phase |                                                            |
| 0x10 | хххо    | X X X X   | PEI Core Starts                                            |
| 0x11 | хххо    | хххо      | CPU PEI Module Starts                                      |
| 0x15 | хххо    | хохо      | North Bridge PEI Module Starts                             |
| 0x19 | хххо    | оххо      | South Bridge PEI Module Starts                             |
| 0x31 | ххоо    | хххо      | Memory Installed                                           |
| 0x32 | ххоо    | ххох      | CPU PEI Module for CPU initialization                      |
| 0x33 | ХХОО    | ХХОО      | CPU PEI Module for Cache<br>initialization                 |
| 0x34 | ххоо    | хохх      | CPU PEI Module for Boot Strap<br>Processor Select          |
| 0x35 | ххоо    | хохо      | CPU PEI Module for Application<br>Processor initialization |
| 0x36 | ххоо    | хоох      | CPU PEI Module for CPU SMM initialization                  |
| 0x4F | хохх    | 0 0 0 0   | Dxe IPL started                                            |
|      |         | DXE Phase |                                                            |
| 0x60 | хоох    | хххх      | DXE Core started                                           |
| 0x61 | хоох    | хххо      | DXE NVRAM initialization                                   |
| 0x62 | хоох    | ххох      | SB RUN initialization                                      |
| 0x63 | хоох    | ххоо      | Dxe CPU initialization                                     |
| 0x68 | хоох    | оххх      | DXE PCI Host Bridge initialization                         |
| 0x69 | хоох    | оххо      | DXE NB initialization                                      |
| 0x6A | хоох    | охох      | DXE NB SMM initialization                                  |
| 0x70 | хооо    | хххх      | DXE SB initialization                                      |
| 0x71 | хооо    | хххо      | DXE SB SMM initialization                                  |
| 0x72 | хооо    | ххох      | DXE SB devices initialization                              |
| 0x78 | хооо    | оххх      | DXE ACPI initialization                                    |
| 0x79 | хооо    | 0 X X 0   | DXE CSM initialization                                     |
| 0x90 | 0 X X 0 | хххх      | DXE BDS Started                                            |
| 0x91 | оххо    | хххо      | DXE BDS connect drivers                                    |
| 0x92 | оххо    | ххох      | DXE PCI Bus begin                                          |
| 0x93 | оххо    | ХХОО      | DXE PCI Bus HPC initialization                             |
| 0x94 | оххо    | хохх      | DXE PCI Bus enumeration                                    |

#### Intel® Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN TPS

| 0x95 | оххо    | хохо          | DXE PCI Bus resource requested                |
|------|---------|---------------|-----------------------------------------------|
| 0x96 | оххо    | хоох          | DXE PCI Bus assign resource                   |
| 0x97 | οχχο    | X O O O       | DXE CON_OUT connect                           |
| 0x98 | оххо    | оххх          | DXE CON_IN connect                            |
| 0x99 | оххо    | оххо          | DXE SIO initialization                        |
| 0x9A | оххо    | охох          | DXE USB start                                 |
| 0x9B | оххо    | 0 X 0 0       | DXE USB reset                                 |
| 0x9C | οχχο    | 0 0 X X       | DXE USB detect                                |
| 0x9D | оххо    | 0 0 X 0       | DXE USB enable                                |
| 0xA1 | охох    | хххо          | DXE IDE begin                                 |
| 0xA2 | охох    | ххох          | DXE IDE reset                                 |
| 0xA3 | охох    | ххоо          | DXE IDE detect                                |
| 0xA4 | охох    | хохх          | DXE IDE enable                                |
| 0xA9 | охох    | оххо          | DXE verifying SETUP password                  |
| 0xAB | охох    | 0 X 0 0       | DXE SETUP start                               |
| 0xAC | охох    | 0 0 X X       | DXE SETUP input wait                          |
| 0xAD | охох    | 0 0 X 0       | DXE Ready to Boot                             |
| 0xAE | охох    | 0 0 0 X       | DXE Legacy Boot                               |
| 0xAF | охох    | 0000          | DXE Exit Boot Services                        |
| 0xB0 | охоо    | хххх          | RT Set Virtual Address Map Begin              |
| 0xB1 | 0 X 0 0 | ХХХО          | RT Set Virtual Address Map End                |
| 0xB2 | οχοο    | ххох          | DXE Legacy Option ROM init                    |
| 0xB3 | охоо    | ххоо          | DXE Reset system                              |
| 0xB4 | οχοο    | хохх          | DXE USB Hot plug                              |
| 0xB5 | охоо    | хохо          | DXE PCI BUS Hot plug                          |
| 0xB6 | охоо    | хоох          | DXE NVRAM cleanup                             |
| 0xB7 | οχοο    | 0 0 0 0       | DXE Configuration Reset                       |
| 0x00 | хххх    | хххх          | INT19                                         |
|      |         | BIOS Recovery |                                               |
| 0xF0 | 0000    | x x x x       | PEIM which detected forced Recovery condition |
| 0xF1 | 0000    | хххо          | PEIM which detected User Recovery condition   |
| 0xF2 | 0000    | ххох          | Recovery PEIM (Recovery started)              |
| 0xF3 | 0000    | ххоо          | Recovery PEIM (Capsule found)                 |
| 0xF4 | 0000    | хохх          | Recovery PEIM (Capsule loaded)                |

## Appendix D: POST Error Beep Codes

The following table lists POST error beep codes. Prior to system video initialization, the BIOS uses these beep codes to inform users of error conditions. The beep code is followed by a user-visible code on POST Progress LEDs.

| Error Code | Error Message                                                     | Response |
|------------|-------------------------------------------------------------------|----------|
| 0012       | CMOS date/time not set                                            | Major    |
| 0048       | Password check failed                                             | Major    |
| 0140       | PCI component encountered a PERR error                            | Major    |
| 0141       | PCI resource conflict                                             | Major    |
| 0146       | PCI out of resources error                                        | Major    |
| 5220       | CMOS/NVRAM configuration cleared                                  | Major    |
| 5221       | Passwords cleared by jumper                                       | Major    |
| 5224       | Password clear jumper is Set                                      | Major    |
| 8160       | Processor 01 unable to apply microcode update                     | Major    |
| 8180       | Processor 01 microcode update not found                           | Minor    |
| 8190       | Watchdog timer failed on last boot                                | Major    |
| 8198       | OS boot watchdog timer failure                                    | Major    |
| 8300       | Baseboard management controller failed self-test                  | Major    |
| 8305       | Hot Swap Controller failure                                       | Major    |
| 83A0       | Management Engine (ME) failed Selftest                            | Major    |
| 83A1       | Management Engine (ME) Failed to respond.                         | Major    |
| 84F2       | Baseboard management controller failed to respond                 | Major    |
| 84F3       | Baseboard management controller in update mode                    | Major    |
| 84F4       | Sensor data record empty                                          | Major    |
| 84FF       | System event log full                                             | Minor    |
| 8500       | Memory component could not be configured in the selected RAS mode | Major    |
| 8501       | DIMM Population Error                                             | Major    |
| 8520       | DIMM_A1 failed test/initialization                                | Major    |
| 8521       | DIMM_A2 failed test/initialization                                | Major    |
| 8523       | DIMM_B1 failed test/initialization                                | Major    |
| 8524       | DIMM_B2 failed test/initialization                                | Major    |
| 8540       | DIMM_A1 disabled                                                  | Major    |
| 8541       | DIMM_A2 disabled                                                  | Major    |
| 8543       | DIMM_B1 disabled                                                  | Major    |
| 8544       | DIMM_B2 disabled                                                  | Major    |

#### Table 34. POST Error Messages and Handling

### Intel® Server System R1304BTSSFAN/R1304BTLSFAN/R1304BTLSHBN TPS

| Error Code | Error Message                                                     | Response |
|------------|-------------------------------------------------------------------|----------|
| 9667       | PEI module component encountered an illegal software state error. | Fatal    |
| 9687       | PEI module component encountered an illegal software state error. | Fatal    |
| 96A7       | PEI module component encountered an illegal software state error. | Fatal    |
| A000       | TPM device not detected.                                          | Minor    |
| A001       | TPM device missing or not responding.                             | Minor    |
| A002       | TPM device failure.                                               | Minor    |
| A003       | TPM device failed self-test.                                      | Minor    |
| A100       | BIOS ACM Error                                                    | Major    |
| A421       | PCI component encountered a SERR error.                           | Fatal    |
| A5A0       | PCI Express component encountered a PERR error.                   | Minor    |
| A5A1       | PCI Express component encountered a SERR error.                   | Fatal    |

### POST Error Beep Codes

The following table lists POST error beep codes. Prior to system video initialization, the BIOS uses these beep codes to inform users on error conditions. The beep code is followed by a user-visible code on POST Progress LEDs.

#### Table 35. POST Error Beep Codes

| Beeps               | Error Message                  | POST Progress Code        | Description                                                                                                    |
|---------------------|--------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------|
| 3                   | Memory error                   | Multiple                  | System halted because a fatal error related to the memory was detected.                                        |
| The follow convenie | wing Beep Codes are f<br>nce.  | from the BMC, and are cor | ntrolled by the Firmware team. They are listed here for                                                        |
| 1-5-2-1             | CPU socket<br>population error | N/A                       | CPU1 socket is empty.                                                                                          |
| 1-5-2-4             | MSID Mismatch                  | N/A                       | MSID mismatch occurs if a processor is installed into a system board that has incompatible power capabilities. |
| 1-5-4-2             | Power fault                    | N/A                       | DC power unexpectedly lost (power good dropout) – Power<br>unit sensors report power unit failure offset       |
| 1-5-4-4             | Power control fault            | N/A                       | Power good assertion timeout – Power unit sensors report soft power control failure offset                     |

# Glossary

This section contains important terms used in the preceding chapters. For ease of use, numeric entries are listed first (for example, "82460GX") with alpha entries following (for example, "AGP 4x"). Acronyms are then entered in their respective place, with non-acronyms following.

| Term             | Definition                                                                                                                                                    |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACPI             | Advanced Configuration and Power Interface                                                                                                                    |
| AP               | Application Processor                                                                                                                                         |
| APIC             | Advanced Programmable Interrupt Control                                                                                                                       |
| ARP              | Address Resolution Protocal                                                                                                                                   |
| ASIC             | Application Specific Integrated Circuit                                                                                                                       |
| ASMI             | Advanced Server Management Interface                                                                                                                          |
| BIOS             | Basic Input/Output System                                                                                                                                     |
| BIST             | Built-In Self Test                                                                                                                                            |
| BMC              | Baseboard Management Controller                                                                                                                               |
| Bridge           | Circuitry connecting one computer bus to another, allowing an agent on one to access the other                                                                |
| BSP              | Bootstrap Processor                                                                                                                                           |
| Byte             | 8-bit quantity                                                                                                                                                |
| CBC              | Chassis Bridge Controller (A microcontroller connected to one or more other CBCs, together they bridge the IPMB buses of multiple chassis.                    |
| CEK              | Common Enabling Kit                                                                                                                                           |
| CHAP             | Challenge Handshake Authentication Protocol                                                                                                                   |
| CMOS             | Complementary Metal-oxide-semiconductor                                                                                                                       |
|                  | In terms of this specification, this describes the PC-AT compatible region of battery-backed 128 bytes of memory, which normally resides on the server board. |
| DHCP             | Dynamic Host Configuration Protocal                                                                                                                           |
| DPC              | Direct Platform Control                                                                                                                                       |
| EEPROM           | Electrically Erasable Programmable Read-Only Memory                                                                                                           |
| EHCI             | Enhanced Host Controller Interface                                                                                                                            |
| EMP              | Emergency Management Port                                                                                                                                     |
| EPS              | External Product Specification                                                                                                                                |
| ESB2             | Enterprise South Bridge 2                                                                                                                                     |
| FBD              | Fully Buffered DIMM                                                                                                                                           |
| F MB             | Flexible Mother Board                                                                                                                                         |
| FRB              | Fault Resilient Booting                                                                                                                                       |
| FRU              | Field Replaceable Unit                                                                                                                                        |
| FSB              | Front Side Bus                                                                                                                                                |
| GB               | 1024 MB                                                                                                                                                       |
| GPA              | Guest Physical Address                                                                                                                                        |
| GPIO             | General Purpose I/O                                                                                                                                           |
| GTL              | Gunning Transceiver Logic                                                                                                                                     |
| HPA              | Host Physical Address                                                                                                                                         |
| HSC              | Hot-swap Controller                                                                                                                                           |
| Hz               | Hertz (1 cycle/second)                                                                                                                                        |
| I <sup>2</sup> C | Inter-Integrated Circuit Bus                                                                                                                                  |
| IA               | Intel <sup>®</sup> Architecture                                                                                                                               |
| IBF              | Input Buffer                                                                                                                                                  |

| Term Definition                                                                         |          |
|-----------------------------------------------------------------------------------------|----------|
| ICH I/O Controller Hub                                                                  |          |
| ICMB Intelligent Chassis Management Bus                                                 |          |
| IERR Internal Error                                                                     |          |
| IFB I/O and Firmware Bridge                                                             |          |
| ILM Independent Loading Mechanism                                                       |          |
| IMC Integrated Memory Controller                                                        |          |
| INTR Interrupt                                                                          |          |
| I/OAT I/O Acceleration Technology                                                       |          |
| IOH I/O Hub                                                                             |          |
| IP Internet Protocol                                                                    |          |
| IPMB Intelligent Platform Management Bus                                                |          |
| IPMI Intelligent Platform Management Interface                                          |          |
| IR Infrared                                                                             |          |
| ITP In-Target Probe                                                                     |          |
| KB 1024 bytes                                                                           |          |
| KCS Keyboard Controller Style                                                           |          |
| KVM Keyboard, Video, Mouse                                                              |          |
| LAN Local Area Network                                                                  |          |
| LCD Liquid Crystal Display                                                              |          |
| LDAP Local Directory Authentication Protocol                                            |          |
| LED Light Emitting Diode                                                                |          |
| LPC Low Pin Count                                                                       |          |
| LUN Logical Unit Number                                                                 |          |
| MAC Media Access Control                                                                |          |
| MB 1024 KB                                                                              |          |
| MCH Memory Controller Hub                                                               |          |
| MD2 Message Digest 2 – Hashing Algorithm                                                |          |
| MD5 Message Digest 5 – Hashing Algorithm – Higher Security                              |          |
| ME Management Engine                                                                    |          |
| MMU Memory Management Unit                                                              |          |
| ms Milliseconds                                                                         |          |
| MTTR Memory Type Range Register                                                         |          |
| Mux Multiplexor                                                                         |          |
| NIC Network Interface Controller                                                        |          |
| NMI Nonmaskable Interrupt                                                               |          |
| OBF Output Buffer                                                                       |          |
| OEM Original Equipment Manufacturer                                                     |          |
| Ohm Unit of electrical resistance                                                       |          |
| OVP Over-voltage Protection                                                             |          |
| PECI Platform Environment Control Interface                                             |          |
| PEF Platform Event Filtering                                                            |          |
| PEP Platform Event Paging                                                               |          |
| PIA Platform Information Area (This feature configures the firmware for the platform ha | ardware) |
| PLD Programmable Logic Device                                                           |          |
| PMI Platform Management Interrupt                                                       |          |
| POST Power-On Self Test                                                                 |          |
| PSMI Power Supply Management Interface                                                  |          |

| Term    | Definition                                                                       |
|---------|----------------------------------------------------------------------------------|
| PWM     | Pulse-Width Modulation                                                           |
| QPI     | QuickPath Interconnect                                                           |
| RAM     | Random Access Memory                                                             |
| RASUM   | Reliability, Availability, Serviceability, Usability, and Manageability          |
| RISC    | Reduced Instruction Set Computing                                                |
| RMII    | Reduced Media-Independent Interface                                              |
| ROM     | Read Only Memory                                                                 |
| RTC     | Real-Time Clock (Component of ICH peripheral chip on the server board)           |
| SDR     | Sensor Data Record                                                               |
| SECC    | Single Edge Connector Cartridge                                                  |
| SEEPROM | Serial Electrically Erasable Programmable Read-Only Memory                       |
| SEL     | System Event Log                                                                 |
| SIO     | Server Input/Output                                                              |
| SMBUS   | System Management BUS                                                            |
| SMI     | Server Management Interrupt (SMI is the highest priority non-maskable interrupt) |
| SMM     | Server Management Mode                                                           |
| SMS     | Server Management Software                                                       |
| SNMP    | Simple Network Management Protocol                                               |
| SPS     | Server Platform Services                                                         |
| SSE2    | Streaming SIMD Extensions 2                                                      |
| SSE3    | Streaming SIMD Extensions 3                                                      |
| SSE4    | Streaming SIMD Extensions 4                                                      |
| TBD     | To Be Determined                                                                 |
| TDP     | Thermal Design Power                                                             |
| TIM     | Thermal Interface Material                                                       |
| UART    | Universal Asynchronous Receiver/Transmitter                                      |
| UDP     | User Datagram Protocol                                                           |
| UHCI    | Universal Host Controller Interface                                              |
| URS     | Unified Retention System                                                         |
| UTC     | Universal time coordinare                                                        |
| VID     | Voltage Identification                                                           |
| VRD     | Voltage Regulator Down                                                           |
| VT      | Virtualization Technology                                                        |
| Word    | 16-bit quantity                                                                  |
| WS-MAN  | Web Services for Management                                                      |
| ZIF     | Zero Insertion Force                                                             |

## **Reference Documents**

Refer to the following documents for additional information:

- Intel<sup>®</sup> Server Board S1200BT BIOS External Product Specification
- Intel<sup>®</sup> Server Board S1200BT Common Core Integrated BMC External Product Specification