# Intel<sup>®</sup> E7500 and Intel<sup>®</sup> E7501 Chipsets MCH **Thermal Design Guide for Embedded Applications** **March 2003** Order Number: 273819-002 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel® E7500 and Intel® E7501 Chipsets MCH may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. AlertVIEW, AnyPoint, AppChoice, BoardWatch, BunnyPeople, CablePort, Celeron, Chips, CT Connect, CT Media, Dialogic, DM3, EtherExpress, ETOX, FlashFile, 1386, i486, i960, iCOMP, InstantIP, Intel, Intel logo, Intel386, Intel486, Intel740, IntelDX2, IntelDX4, IntelSX2, Intel Create & Share, Intel GigaBlade, Intel InBusiness, Intel Inside logo, Intel NetBurst, Intel NetMerge, Intel NetStructure, Intel Play, Intel Play logo, Intel SingleDriver, Intel SpeedStep, Intel StrataFlash, Intel TeamStation, Intel Xeon, Intel XScale, IPLink, Itanium, LANDesk, LanRover, MCS, MMX, MMX logo, Optimizer logo, OverDrive, Paragon, PC Dads, PC Parents, PDCharm, Pentium, Pentium II Xeon, Pentium III Xeon, Performance at Your Command, RemoteExpress, Shiva, SmartDie, Solutions960, Sound Mark, StorageExpress, The Computer Inside., The Journey Inside, TokenExpress, Trillium, VoiceBrick, Vtune, and Xircom are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © Intel Corporation, 2003 | 1.0 | Intro | oduction | 5 | | |-----|---------------------|-----------------------------------------------|----|--| | | 1.1 | Document Goals | | | | | 1.2 | Document Scope | | | | | 1.3 | Design Flow | | | | | 1.4 | Definition of Terms | | | | | 1.5 | Reference Documents | 6 | | | 2.0 | Pack | kaging Technology | 7 | | | 3.0 | Ther | rmal Simulation | 9 | | | 4.0 | Ther | rmal Specifications | 11 | | | | 4.1 | Power | 11 | | | | 4.2 | Die Temperature | 11 | | | 5.0 | Ther | rmal Metrology | 13 | | | | 5.1 | Die Temperature Measurements | 13 | | | | | 5.1.1 90° Angle Attach Methodology | | | | | | 5.1.2 0° Angle Attach Methodology | | | | | 5.2 | Power Simulation Software | 16 | | | 6.0 | Refe | erence Thermal Solution | 17 | | | | 6.1 | Operating Environment and Thermal Performance | 17 | | | | 6.2 | Mechanical Design Envelope | | | | | 6.3 | Thermal Solution Assembly | 19 | | | | | 6.3.1 Retention Method A | | | | | | 6.3.1.1 Heat Sink Orientations | | | | | | 6.3.1.2 Board Level Keep-out Dimensions | | | | | | 6.3.1.3 Heat Sink Clip | | | | | | 6.3.2 Retention Method B | | | | | | 6.3.2.1 Heat Sink Orientations | | | | | | 6.3.2.2 Board Level Keep-Out Dimensions | | | | | | 6.3.2.3 Heat Sink Push-Pin | 24 | | | | | 6.3.3 Mechanical Interface Material | | | | | | 6.3.4 Thermal Interface Material | | | | | 6.4 | Reliability Requirements | 25 | | | 7.0 | Cond | clusion | 27 | | | Α | Ther | rmal Solution Component Suppliers | 29 | | | A.1 | Ext | truded Pin Fin Heat Sink | 29 | | | A.2 | | aterials for Retention Method A | | | | A.3 | | aterials for Retention Method B | | | | A.4 | Atta | tach Hardware | 30 | | | R | Mechanical Drawings | | | | ## **Figures** | 1 | Thermal Design Process | | |-----|---------------------------------------------------------------------|----------------| | 2 | Intel® E7500 and Intel® E7501 Chipsets MCH Package Dimensions | | | 3 | 90° Angle Attach Methodology | | | 4 | 0° Angle Attach Methodology | | | 5 | 0° Angle Attach Heat Sink Modifications | | | 6 | Thermal Solution Decision Flowchart | | | 7 | Theta ja versus Airflow for the Reference Thermal Solution | | | 8 | Reference Heat Sink Volumetric Envelope for the MCH | | | 9 | Reference Thermal Solution Assembly Using Retention Method A | | | 10 | Heat Sink Retention Mechanism Layout for Retention Method A | | | 11 | Retention Mechanism Component Keep-out Zones for Retention Method A | | | 12 | Reference Thermal Solution Assembly Using Retention Method B | | | 13 | Board Component Keep-out for Retention Method B | | | 14 | Heat Sink Mechanical Gasket, Optional Two-Piece | | | 15 | MCH Heat Sink | | | 16 | Heat Sink Clip | | | 17 | Push-pin | | | Tab | les | | | 1 | Definition of Terms | ( | | 2 | Reference Documents | ( | | 3 | Intel® E7500 and Intel® E7501 Chipsets MCH Thermal Specifications | 1 <sup>1</sup> | | 4 | Theta ja Required versus Device and Configuration | | | 5 | Reliability Requirements | | | 6 | Mechanical Drawing List | 3 <sup>-</sup> | ## **Revision History** | Date | Revision | Description | |-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | March 2003 | 002 | Revised Table 3, "Intel <sup>®</sup> E7500 and Intel <sup>®</sup> E7501 Chipsets MCH Thermal Specifications." Revised Table 4, "Theta ja Required versus Device and Configuration." | | November 2002 001 | | Initial release of this document. | ### 1.0 Introduction #### 1.1 Document Goals The objective of thermal management is to ensure that the temperatures of all components in a system are maintained within functional limits. The functional temperature limit is the range within which the electrical circuits may be expected to meet specified performance requirements. Operation outside the functional limit may degrade system performance, cause logic errors, or cause component and/or system damage. Temperatures exceeding the maximum operating limits may result in irreversible changes in the operating characteristics of the component. The goal of this document is to provide an understanding of the operating limits of the Intel<sup>®</sup> E7500 and Intel<sup>®</sup> E7501 chipset MCHs and describe a reference thermal solution for embedded applications. ### 1.2 Document Scope This document addresses thermal design and specifications for the Intel E7500 and Intel E7501 chipset MCH components only. For thermal design information on other chipset components, refer to the respective component thermal design guides. For the Intel® P64H2, refer to the Intel® PCI-64 Hub 2 (P64H2) Thermal Design Guidelines. For general thermal enabling of the Intel E7501 chipset, refer to the *Intel*<sup>®</sup> E7500, *Intel*<sup>®</sup> E7501, and *Intel*<sup>®</sup> E7505 Chipsets MCH Thermal Design Guidelines. ### 1.3 Design Flow To develop a reliable, cost-effective thermal solution, several tools have been provided to the system designer. Figure 1 shows the design process implicit to this document and the tools appropriate for each step. Figure 1. Thermal Design Process ### 1.4 Definition of Terms Table 1 lists the definitions of terms used in this document. #### Table 1. Definition of Terms | Term | Definition | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BGA | Ball Grid Array. A package type defined by a resin-fiber substrate, onto which a die is mounted, bonded and encapsulated in molding compound. The primary electrical interface is an array of solder balls attached to the substrate opposite the die and molding compound. | | ICH3-S | I/O Controller Hub. The chipset component that contains the primary PCI interface, LPC interface, USB, ATA-100, and other legacy functions. | | MBGA | Mini Ball Grid Array. A version of the BGA with a smaller ball pitch. | | мсн | Memory Controller Hub. The chipset component that contains the processor interface and the memory interface. | | FC-BGA | Flip Chip Ball Grid Array. A packaging technology used for the Intel <sup>®</sup> E7500 and Intel <sup>®</sup> E7501 chipset MCHs. | | P64H2 | Bus Controller Hub. The chipset component that interfaces the PCI-X buses. | | T <sub>case-nhs</sub> | The maximum package case temperature without any package thermal solution. This temperature is measured at the geometric center of the top of the package case. | | T <sub>die-nhs</sub> | The maximum die temperature without any package thermal solution. This temperature is measured at the geometric center of the top of the package die. | | T <sub>die-hs</sub> | The maximum die temperature with the reference thermal solution attached. This temperature is measured at the geometric center of the top of the package die. | | TDP | Thermal Design Power. Thermal solutions should be designed to dissipate this target power level. | ### 1.5 Reference Documents Table 2 lists the reference documents and related document number or source. #### **Table 2. Reference Documents** | Document | Document Number | |--------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | Intel® E7500, Intel® E7501, and Intel® E7505 Chipsets MCH Thermal Design Guidelines | 298647 | | Low Voltage Intel <sup>®</sup> Xeon <sup>TM</sup> Processor for Embedded Applications<br>Thermal Design Guidelines | 273764 | | Intel <sup>®</sup> Xeon™ Processor MP Thermal Design Guidelines | 298650 | | Intel® PCI-64 Hub 2 (P64H2) Thermal Design Guidelines | Contact your local Intel Representative | | Intel® 82801CA I/O Controller Hub 3 (ICH3-S) Datasheet | 290733 | | Intel® E7500 and Intel® E7501 Chipset Flotherm* Model and User's Guide | Contact your local Intel Representative | | Thermal Design Suggestions for Various Form Factors | Available at http://www.formfactors.org | | Intel® E7500 Chipset MCH Thermal Testing Software | Contact your local Intel Representative | | Intel <sup>®</sup> Xeon <sup>™</sup> Processor Thermal Design Guidelines | 298348 | ## 2.0 Packaging Technology The Intel® E7500 and Intel® E7501 chipsets consist of three individual components, the memory controller hub (MCH), bus controller hub (P64H2), and I/O controller hub (ICH3-S). The Intel® E7500 and E7501 MCHs utilize a 42.5 mm, 6-layer FC-BGA package shown in Figure 2. Refer to the *Intel*® *PCI-64 Hub 2* (*P64H2*) *Thermal Design Guidelines* for information on the P64H2 component and to the *Intel*® 82801CA I/O Controller Hub 3 (ICH3-S) Datasheet for information on the ICH3-S component. Figure 2. Intel<sup>®</sup> E7500 and Intel<sup>®</sup> E7501 Chipsets MCH Package Dimensions This page intentionally left blank. ### 3.0 Thermal Simulation Intel provides thermal simulation models of the Intel<sup>®</sup> E7500 chipset MCH and associated user's guides to aid system designers in simulating, analyzing, and optimizing their thermal solutions in an integrated system-level environment. The models are for use with the commercially available Computational Fluid Dynamics (CFD)-based thermal analysis tool FLOTHERM\* (version 3.1 or higher) by Flomerics Inc. Contact your Intel Field Sales representative to order the thermal models and user's guides. The Intel E7500 chipset MCH thermal model may also be used for simulating the Intel E7501 chipset MCH. This page intentionally left blank. ### 4.0 Thermal Specifications #### 4.1 Power See Table 3 for TDP specifications for the Intel<sup>®</sup> E7500 MCH and the Intel<sup>®</sup> E7501 chipset MCH. FC-BGA packages have poor heat transfer capability into the board and have minimal thermal capability without thermal solutions. Intel recommends that system designers plan for one or more heat sinks when using the Intel E7500 or Intel E7501 chipset components. ### 4.2 Die Temperature To ensure proper operation and reliability of the Intel E7500 and Intel E7501 chipset MCHs, the die temperatures must be at or below the values specified in Table 3. Refer to Section 5.0 for guidelines on accurately measuring package die temperatures. Table 3. Intel<sup>®</sup> E7500 and Intel<sup>®</sup> E7501 Chipsets MCH Thermal Specifications | Device | Parameter (Maximum) | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|--| | Device | T <sub>die-hs</sub> † | TDP | | | Intel <sup>®</sup> E7500 Chipset MCH | 102° C | 7.5 W | | | Intel <sup>®</sup> E7501 Chipset MCH (Paired with Intel <sup>®</sup> Xeon <sup>™</sup> processor or Low Voltage Intel Xeon processor, <b>dual</b> channel memory configuration) | 105° C | 8.5 W | | | Intel E7501 Chipset MCH (Paired with Intel Xeon processor or Low Voltage Intel Xeon processor, <b>single</b> channel memory configuration) | 105° C | 7.8 W | | | Intel E7501 Chipset MCH (Paired with Intel® Pentium® M processor, dual channel memory configuration) | 105° C | 7.1 W | | | Intel E7501 Chipset MCH (Paired with Intel Pentium M processor, single channel memory configuration) | 105° C | 6.2 W | | $<sup>\</sup>dagger$ T<sub>die-hs</sub> is defined as the maximum die temperature with the reference thermal solution attached. This page intentionally left blank. ### 5.0 Thermal Metrology The system designer must obtain temperature measurements in order to accurately determine the thermal performance of the system. Intel has established guidelines for proper techniques of measuring chipset MCH die temperatures. Section 5.1 provides guidelines on how to accurately measure the MCH die temperatures. Section 5.2 contains information on running an application program that will emulate anticipated maximum thermal design power. The flowchart in Figure 6 offers useful guidelines for thermal performance and evaluation. ### **5.1 Die Temperature Measurements** To ensure functionality and reliability, the chipset MCH is specified for proper operation when $T_{die}$ is maintained at or below its respective maximum temperature listed in Table 3. The surface temperature at the geometric center of the die corresponds to $T_{die}$ . Measuring $T_{die}$ requires special care to ensure an accurate temperature measurement. Temperature differences between the temperature of a surface and the surrounding local ambient air may introduce error in the measurements. The measurement errors may be due to a poor thermal contact between the thermocouple junction and the surface of the package, heat loss by radiation and/or convection, conduction through thermocouple leads, or contact between the thermocouple cement and the heat sink base (when a heat sink is used). To minimize these measurement errors, the following approaches are recommended for thermocouple attach. ### 5.1.1 90° Angle Attach Methodology - 1. Use 36-gauge or smaller diameter K-type thermocouples. - 2. Ensure that the thermocouple has been properly calibrated. - 3. Attach the thermocouple bead or junction to the top surface of the die in the center using a high thermal conductivity cement. It is critical that the thermocouple bead makes contact with the die. - 4. The thermocouple should be attached at a 90° angle when no interference exists between the thermocouple wire and retention mechanism (see Figure 3). This is the preferred method and is recommended for use with both bare packages as well as packages employing a thermal solution. - 5. The hole size through the heat sink base to route the thermocouple wires out should be smaller than 3.3 mm [0.13 in] in diameter. - 6. Make sure no contact exists between the thermocouple cement and heat sink base. This contact will affect the thermocouple reading. Figure 3 shows the 90° angle attach methodology. Figure 3. 90° Angle Attach Methodology #### 5.1.2 0° Angle Attach Methodology - 1. Mill a 3.3-mm [0.13 in] diameter hole centered on bottom of the heat sink base. The milled hole should be approximately 1.5 mm [0.06 in] deep. - 2. Mill a 1.3 mm [0.05 in] wide slot, 0.5 mm [0.02 in] deep, from the centered hole to one edge of the heat sink. The slot should be in the direction parallel to the heat sink fins (see Figure 5). - 3. Attach thermal interface material (TIM) to the bottom of the heat sink base. - 4. Cut out portions of the TIM to make room for the thermocouple wire and bead. The cutouts should match the slot and hole milled into the heat sink base. - 5. Attach a 36-gauge or smaller calibrated K-type thermocouple bead or junction to the center of the top surface of the die using a high thermal conductivity cement. During this step, make sure no contact is present between the thermocouple cement and the heat sink base because any contact will affect the thermocouple reading. It is critical that the thermocouple bead makes contact with the die (see Figure 4). - 6. Attach heat sink assembly to the MCH, and route thermocouple wires out through the milled slot. Figure 4 shows the $0^{\circ}$ angle attach methodology. Figure 4. 0° Angle Attach Methodology Figure 5 shows the $0^{\circ}$ angle attach heat sink modifications. Figure 5. 0° Angle Attach Heat Sink Modifications #### 5.2 Power Simulation Software The power simulation software is a utility designed to dissipate the thermal design power on an Intel<sup>®</sup> E7501 chipset MCH when used in conjunction with Intel<sup>®</sup> Xeon<sup>™</sup> processor(s) with 512 Kbytes L2 cache or a Low Voltage Intel<sup>®</sup> Xeon<sup>™</sup> processor with 512 Kbytes L2 cache. To assess the thermal performance of the chipset MCH thermal solution under "worst-case realistic application" conditions, Intel has developed a software utility that operates the chipset at near worst-case power dissipation. The utility has been developed solely for testing customer thermal solutions at near the thermal design power. Figure 6 shows a decision flowchart for determining thermal solution needs. Real future applications may exceed the thermal design power limit for transient time periods. For power supply current requirements under these transient conditions, please refer to each component's EDS or EDS Addendum for the $I_{CC}$ (Max Power Supply Current) specification. Contact your Intel Field Sales representative to obtain a copy of this software. Start Attach device Attach thermocouples using Run the Power recommended metrology. to board using program and Tdie > normal reflow Setup the system in the monitor the device Specification? desired configuration. die temperature. process. End Select Heatsink Heatsink required Figure 6. Thermal Solution Decision Flowchart ### 6.0 Reference Thermal Solution Intel has developed a reference thermal solution designed to meet the cooling needs of the Intel<sup>®</sup> E7500 and Intel<sup>®</sup> E7501 chipset MCHs at worst-case embedded conditions. This section describes the overall requirements for the reference thermal solution, including critical-to-function dimensions, operating environment, and validation criteria. Other chipset components may or may not need attached thermal solutions, depending on your specific system local-ambient operating conditions. Refer to the *Intel*<sup>®</sup> *PCI-64 Hub 2 (P64H2) Thermal Design Guidelines* and *Intel*<sup>®</sup> *I/O Controller Hub 4 (ICH4) Thermal Design Guidelines* for information on thermal solution requirements and reference thermal solutions. ### 6.1 Operating Environment and Thermal Performance The reference thermal solution was designed assuming a maximum local-ambient temperature of 55° C with a minimum airflow velocity directly upstream of the heatsink of 50 LFM. Assuming these boundary conditions are met, the reference thermal solution will meet the thermal specifications for the Intel E7500 and Intel E7501 chipset MCHs in all memory and Hub Interface configurations. See Figure 7 for a plot of the theta ja versus airflow for the reference heatsink design, and Table 4 for the required theta ja heatsink performances for the Intel E7500 and Intel E7501 chipset MCHs. The reference thermal solution provides enough thermal capability to meet the required theta ja for all of the configurations listed in Table 4 with 50 LFM airflow. Table 4. Theta ja Required versus Device and Configuration | Device | Theta ja Max (° C/W) at T <sub>LA</sub> = 55° C | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Intel® E7500 Chipset MCH | 6.27° C/W | | Intel <sup>®</sup> E7501 Chipset MCH (Paired with Intel <sup>®</sup> Xeon <sup>™</sup> processor or Low Voltage Intel Xeon processor, <b>dual</b> channel memory configuration) | 5.88° C/W | | Intel E7501 Chipset MCH (Paired with Intel Xeon processor or Low Voltage Intel Xeon processor, single channel memory configuration) | 6.41° C/W | | Intel E7501 Chipset MCH (Paired with Intel® Pentium® M processor, <b>dual</b> channel memory configuration) | 7.04° C/W | | Intel E7501 Chipset MCH (Paired with Intel Pentium M processor, <b>single</b> channel memory configuration) | 8.06° C/W | <sup>†</sup> T<sub>IA</sub> is defined as the local (internal) ambient temperature directly upstream of the chipset. Figure 7 shows the theta ja versus airflow for the reference thermal solution. Figure 7. Theta ja versus Airflow for the Reference Thermal Solution ### 6.2 Mechanical Design Envelope Though each design may have unique mechanical volume and height restrictions or implementation requirements, the height, width, and depth constraints typically placed on the Intel E7500 chipset and Intel E7501 chipset MCHs in embedded environments are shown in Figure 8. These constraints assume the use of the CompactPCI\* blade form factor. When using heat sinks that extend beyond the MCH reference heat sink envelope shown in Figure 8, any motherboard components placed between the underside of the heat sink and motherboard cannot exceed 2.286 mm [0.090 in] in height. Figure 8 shows the reference heat sink volumetric envelope for the MCH. Figure 8. Reference Heat Sink Volumetric Envelope for the MCH ### 6.3 Thermal Solution Assembly The reference thermal solution is a passive extruded heat sink with thermal and mechanical interfaces. There are two methods for attaching the heat sink to the motherboard. The first method (Retention Method A) uses a clip with each end hooked through an anchor soldered to the board. The second method (Retention Method B) employs the use of four push-pins through the board using the four holes provided on the heat sink. This method might face layout constraints as the four holes through the motherboard must be accounted for during board layout. Full mechanical drawings of the thermal solution assembly and the heat sink clip may be found in Appendix B, "Mechanical Drawings." Appendix A, "Thermal Solution Component Suppliers" lists the Bill-of-Materials and vendor information for each thermal solution component. #### 6.3.1 Retention Method A Retention Method A employs the use of a clip and two solder-down through board anchors for mechanical retention. This method is preferred when layout constraints hamper the use of Retention Method B. Figure 9 shows the reference thermal solution assembly using Retention Method A. Figure 9. Reference Thermal Solution Assembly Using Retention Method A #### 6.3.1.1 Heat Sink Orientations When using Retention Method A, the heat sink must be aligned as shown in Figure 9. The heat sink holes on the same side of the heat sink must be parallel with the clip that applies pressure through the center of the heat sink. The airflow may approach the heat sink from either perpendicular direction. Aligning the heat sink 45° relative to the airflow is acceptable but delivers reduced thermal performance. #### 6.3.1.2 Board Level Keep-out Dimensions The locations of hole patterns and keep-out zones for the reference thermal solution are shown in Figure 10 and Figure 11. Figure 10 shows the heat sink retention mechanism layout for Retention Method A. Figure 10. Heat Sink Retention Mechanism Layout for Retention Method A Figure 11 shows the retention mechanism component keep-out zones for Retention Method A. Figure 11. Retention Mechanism Component Keep-out Zones for Retention Method A #### 6.3.1.3 Heat Sink Clip Retention Method A employs the use of a wire clip with hooked ends. The hooks attach to anchors to fasten the clip to the board. See Figure 16 in Appendix B, "Mechanical Drawings" for a mechanical drawing of the clip. #### 6.3.1.4 Solder-Down Anchors For platforms that have very limited board space, a clip retention solder-down anchor has been developed to minimize the impact of clip retention on the board. It is based on a standard three-pin jumper and is soldered to the board like any common through-hole header. A new anchor design is available with 45° bent leads to increase the anchor attach reliability over time. See Appendix A, "Thermal Solution Component Suppliers" for the part number and supplier information. #### 6.3.2 Retention Method B Retention Method B employs the use of four push-pins mounted through the four holes on the heat sink and the motherboard. This method requires advance layout notification for the four through holes on the motherboard. Figure 12 shows the reference thermal solution assembly using Retention Method B. Figure 12. Reference Thermal Solution Assembly Using Retention Method B #### 6.3.2.1 Heat Sink Orientations Retention Method B supports an omni-directional placement for the heat sink. Airflow may pass either perpendicular direction over the fins and the heat sink may be mounted in either the vertical or horizontal position atop the MCH, depending on hole placement. Aligning the heat sink $45^{\circ}$ relative to the airflow is acceptable but delivers reduced thermal performance. #### 6.3.2.2 Board Level Keep-Out Dimensions Figure 13 shows the board component keep-out for Retention Method B. Figure 13. Board Component Keep-out for Retention Method B #### 6.3.2.3 Heat Sink Push-Pin Four push-pins are required to implement Retention Method B. Vendor information and a detailed mechanical drawing are located in Appendix B. Currently, the push-pin is available for 0.096 inch thick motherboards. Other size motherboards might require custom parts from the vendor. #### 6.3.3 Mechanical Interface Material Intel recommends the use of a mechanical interface material to avoid cracking of the exposed die under loading. The interface material reduces mechanical loads experienced by the die. The reference thermal solution uses a picture frame gasket of 0.813 mm [0.032 in] thick Poron\* foam. The foam gasket is a two-piece design, with diagonal cuts at two corners, as shown in Figure 14. A one-piece gasket design may be used instead without any impact to mechanical performance. Figure 14. Heat Sink Mechanical Gasket, Optional Two-Piece #### 6.3.4 Thermal Interface Material A thermal interface material provides improved conductivity between the die and heat sink. The reference thermal solution is delivered with Powerstrate 51\* (manufactured by Power Devices, Inc.) phase change material attached. ### 6.4 Reliability Requirements Each motherboard, heat sink, and attach combination may vary the mechanical loading of the component. The user should carefully evaluate the reliability of the completed assembly prior to use in high volume. Some general recommendations are presented in Table 5. #### Table 5. Reliability Requirements | Test <sup>1</sup> | Requirement | Pass/Fail Criteria <sup>2</sup> | |-------------------|------------------------------------------------------------------------|---------------------------------------------| | Mechanical Shock | 50 g, board level, 11 msec, 3 shocks/axis | Visual Check and Electrical Functional Test | | Random Vibration | 7.3 g, board level, 45 min/axis, 50 Hz to 2000 Hz | Visual Check and Electrical Functional Test | | Temperature Life | 85° C, 2000 hours total, checkpoints at 168, 500, 1000, and 2000 hours | Visual Check | | Thermal Cycling | -5° C to +70° C, 500 cycles | Visual Check | | Humidity | 85% relative humidity, 55° C, 1000 hours | Visual Check | #### NOTES: - 1. The above tests should be performed on a sample size of at least 12 assemblies from three lots of material. - 2. Additional Pass/Fail Criteria may be added at the discretion of the user. This page intentionally left blank. ### 7.0 Conclusion As the complexity of computer systems increases, so do the power dissipation requirements. Care must be taken to ensure that the additional power is properly dissipated. Heat may be dissipated using improved system cooling, selective use of ducting, and/or passive heat sinks. The simplest and most cost effective method is to improve the inherent system cooling characteristics through careful design and placement of fans, vents, and ducts. When additional cooling is required, component thermal solutions may be implemented in conjunction with system thermal solutions. The size of the fan or heat sink may be varied to balance size and space constraints with acoustic noise. This document has presented the conditions and requirements to properly design a cooling solution for systems implementing Intel<sup>®</sup> E7500 or Intel<sup>®</sup> E7501 chipsets in an embedded application. Properly designed solutions provide adequate cooling to maintain the chipset die temperatures at or below thermal specifications. This is accomplished by providing a low local-ambient temperature, ensuring adequate local airflow, and minimizing the die to local-ambient thermal resistance. By maintaining the chipset MCH die temperature at or below those recommended in this document, a system designer may ensure the proper functionality, performance, and reliability of these chipsets. This page intentionally left blank. ## **Appendix A Thermal Solution Component Suppliers** ### A.1 Extruded Pin Fin Heat Sink | Part | Supplier (Part Number) | Contact Information | |--------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------| | Pin Fin Heat Sink<br>(Includes heat sink and attached<br>thermal interface material) | , , | Wendy Lin<br>886-2-3434-0050, x333<br>wendy@coolermaster.com.tw | ### A.2 Materials for Retention Method A | Part | Qty Required (per assy) | Intel Part<br>Number | Supplier | Contact Information | |-----------------------------------------------------------------------|-------------------------|----------------------|----------|-----------------------------------------------------| | Heatsink Clip | 1 | A69230-001 | CCI/ACK | Harry Lin<br>714-739-5797<br>hlinack@aol.com | | Treatsilik Clip | | | Foxconn | Bob Hall<br>503-693-3509 x235<br>bhall@foxconn.com | | Board Mount Solder-Down Anchors (Two anchors required per heat sink.) | 2 | A13494-005 | Foxconn | Julia Jiang<br>(408) 919-6178<br>juliaj@foxconn.com | ### A.3 Materials for Retention Method B | Part | Supplier (Part Number) | Contact Information | |----------|--------------------------------|-----------------------------------------------------| | Push-Pin | Peninsula Components (PL 1674) | Steve Blank<br>(562) 694-4477<br>steve@pencomsf.com | NOTE: Four push-pins are required per heat sink. ### A.4 Attach Hardware | Part | Intel Part Number | Supplier | Contact Information | |----------------------------------------|-------------------|---------------------|--------------------------------------------------------------| | Thermal Interface<br>(Powerstrate 51*) | | Power Devices, Inc. | Mike McPherson<br>916-686-1432<br>Mike.McPherson@loctite.com | | Mechanical Interface<br>(Poron*) | A69141-001 | Boyd | Rhoda Kennedy<br>503-972-3170<br>rkennedy@boydcorp.com | *Note:* The enabled components may not be currently available from all suppliers. Contact the supplier directly to verify time of component availability. ## **Appendix B Mechanical Drawings** Table 6 lists the mechanical drawings included in this section. #### Table 6. Mechanical Drawing List | Drawing Description | Page Number | |-----------------------------------------|-------------| | MCH Heat Sink | 32 | | Heat Sink Clip (for Retention Method A) | 33 | | Push-pin (for Retention Method B) | 34 | Figure 15. MCH Heat Sink Figure 16. Heat Sink Clip Figure 17. Push-pin